From 860c435dd7dc332c7dc19209dc7e1802912a3485 Mon Sep 17 00:00:00 2001 From: Unai Martinez-Corral Date: Mon, 21 Feb 2022 18:54:23 +0100 Subject: [PATCH] s/SymbiFlow/F4PGA/ (bis) Signed-off-by: Unai Martinez-Corral --- source/introduction.rst | 19 ++++++++----------- source/toolchain-desc/design-flow.rst | 18 +++++++++--------- 2 files changed, 17 insertions(+), 20 deletions(-) diff --git a/source/introduction.rst b/source/introduction.rst index 32d5ca3..2eee569 100644 --- a/source/introduction.rst +++ b/source/introduction.rst @@ -1,7 +1,7 @@ Introduction ============ -SymbiFlow is a Open Source Verilog-to-Bitstream FPGA synthesis flow, +F4PGA is a Open Source Verilog-to-Bitstream FPGA synthesis flow, currently targeting Xilinx 7-Series, Lattice iCE40 and Lattice ECP5 FPGAs. Think of it as the GCC of FPGAs. @@ -22,22 +22,19 @@ The major problem lies however in the front- and backend, where previously there was no established standard, vendor-neutral tooling that would cover all the necessary components for an end-to-end flow. -This pertains both to ASIC and FPGA workflows, although SymbiFlow focuses -on the latter (some parts of SymbiFlow will also be useful in the former). +This pertains both to ASIC and FPGA workflows, although F4PGA focuses +on the latter (some parts of F4PGA will also be useful in the former). .. figure:: _static/images/EDA.svg Project structure ----------------- -To achieve SymbiFlow's goal of a complete FOSS FPGA toolchain, -a number of tools and projects are necessary to provide all the needed -components of an end-to-end flow. Thus, SymbiFlow serves as an umbrella -project for several activities, the central of which pertains to the -creation of so-called FPGA "architecture definitions", -i.e. documentation of how specific FPGAs work internally. -More information can be found in the :doc:`Symbiflow Architecture Definitions -` project. +To achieve F4PGA's goal of a complete FOSS FPGA toolchain, a number of tools and projects are necessary to provide all +the needed components of an end-to-end flow. +Thus, F4PGA serves as an umbrella project for several activities, the central of which pertains to the creation of +so-called FPGA "architecture definitions", i.e. documentation of how specific FPGAs work internally. +More information can be found in the :doc:`F4PGA Architecture Definitions ` project. Those definitions and serve as input to backend tools like `nextpnr `_ and diff --git a/source/toolchain-desc/design-flow.rst b/source/toolchain-desc/design-flow.rst index 4bc3efb..4692455 100644 --- a/source/toolchain-desc/design-flow.rst +++ b/source/toolchain-desc/design-flow.rst @@ -1,7 +1,7 @@ FPGA Design Flow ================ -SymbiFlow is an end-to-end FPGA synthesis toolchain, because of that it provides +F4PGA is an end-to-end FPGA synthesis toolchain, because of that it provides all the necessary tools to convert input Verilog design into a final bitstream. It is simple to use however, the whole synthesis and implementation process is not trivial. @@ -11,14 +11,14 @@ What's more, every platform has different resources and even if some of them provide similar functionality, they can be implemented in a different way. In order to be able to match all that variety of possible situations, the creation of the final bitstream is divided into few steps. -SymbiFlow uses different programs to create the bitstream and is +F4PGA uses different programs to create the bitstream and is responsible for their proper integration. The procedure of converting Verilog file into the bitstream is described in the next sections. .. figure:: ../_static/images/toolchain-flow.svg :align: center - Symbiflow Toolchain design flow + F4PGA Toolchain design flow Synthesis --------- @@ -78,10 +78,10 @@ in terms of fewer, different gates. However, some operations can be performed only after certain steps i.e. after technology mapping. As a result, optimization is an integral part of most of the synthesis steps. -Synthesis in SymbiFlow +Synthesis in F4PGA ++++++++++++++++++++++ -In the SymbiFlow toolchain synthesis is made with the use of Yosys, +In the F4PGA toolchain synthesis is made with the use of Yosys, that is able to perform all the mentioned steps and convert Verilog to netlist description. The result of these steps is written to a file in ``.eblif`` format. @@ -135,10 +135,10 @@ Analysis This last step usually checks the whole design in terms of timings and power consumption. -Place & Route in SymbiFlow -++++++++++++++++++++++++++ +Place & Route in F4PGA +++++++++++++++++++++++ -The SymbiFlow Project uses two different tools for the PnR process - ``nextpnr`` +The F4PGA Project uses two different tools for the PnR process - ``nextpnr`` and ``Versatile Place and Route`` (VPR). Both of them write their final result to a file in the ``.fasm`` format. @@ -156,4 +156,4 @@ That final file contains instructions readable by the configuration block of the desired chip. Documenting the bitstream format for different FPGA chips is one of the -most important tasks in the SymbiFlow Project! +most important tasks in the F4PGA Project!