diff --git a/bench/kc705.py b/bench/kc705.py new file mode 100755 index 0000000..18755ee --- /dev/null +++ b/bench/kc705.py @@ -0,0 +1,94 @@ +#!/usr/bin/env python3 + +# +# This file is part of LiteEth. +# +# Copyright (c) 2023 Florent Kermarrec +# SPDX-License-Identifier: BSD-2-Clause + +import os +import argparse + +from migen import * +from migen.genlib.resetsync import AsyncResetSynchronizer + +from litex.gen import * + +from litex_boards.platforms import xilinx_kc705 + +from litex.soc.cores.clock import * +from litex.soc.interconnect.csr import * +from litex.soc.integration.soc_core import * +from litex.soc.integration.builder import * + +from liteeth.phy.k7_1000basex import K7_1000BASEX + +# CRG ---------------------------------------------------------------------------------------------- + +class _CRG(LiteXModule): + def __init__(self, platform, sys_clk_freq): + self.cd_sys = ClockDomain() + self.cd_eth = ClockDomain() + + # # # + + # Main PLL. + self.main_pll = main_pll = USMMCM(speedgrade=-2) + self.comb += main_pll.reset.eq(platform.request("cpu_reset")) + main_pll.register_clkin(platform.request("clk200"), 200e6) + main_pll.create_clkout(self.cd_sys, sys_clk_freq) + main_pll.create_clkout(self.cd_eth, 200e6) + +# Bench SoC ---------------------------------------------------------------------------------------- + +class BenchSoC(SoCCore): + def __init__(self, sys_clk_freq=int(125e6)): + platform = xilinx_kc705.Platform() + + # SoCMini ---------------------------------------------------------------------------------- + SoCMini.__init__(self, platform, clk_freq=sys_clk_freq, + ident = "LiteEth bench on KC705", + ident_version = True + ) + + # CRG -------------------------------------------------------------------------------------- + self.crg = _CRG(platform, sys_clk_freq) + + # Etherbone -------------------------------------------------------------------------------- + self.ethphy = K7_1000BASEX( + refclk_or_clk_pads = self.crg.cd_eth.clk, + data_pads = self.platform.request("sfp", 0), + sys_clk_freq = self.clk_freq, + with_csr = False + ) + self.comb += self.platform.request("sfp_tx_disable_n", 0).eq(1) + self.platform.add_platform_command("set_property SEVERITY {{Warning}} [get_drc_checks REQP-52]") + self.add_etherbone(phy=self.ethphy, buffer_depth=255) + + # SRAM ------------------------------------------------------------------------------------- + self.add_ram("sram", 0x20000000, 0x1000) + + # Leds ------------------------------------------------------------------------------------- + from litex.soc.cores.led import LedChaser + self.leds = LedChaser( + pads = platform.request_all("user_led"), + sys_clk_freq = sys_clk_freq) + +# Main --------------------------------------------------------------------------------------------- + +def main(): + parser = argparse.ArgumentParser(description="LiteEth Bench on KC705") + parser.add_argument("--build", action="store_true", help="Build bitstream") + parser.add_argument("--load", action="store_true", help="Load bitstream") + args = parser.parse_args() + + soc = BenchSoC() + builder = Builder(soc, csr_csv="csr.csv") + builder.build(run=args.build) + + if args.load: + prog = soc.platform.create_programmer() + prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit")) + +if __name__ == "__main__": + main() diff --git a/bench/kcu105.py b/bench/kcu105.py index 206fd6b..d709853 100755 --- a/bench/kcu105.py +++ b/bench/kcu105.py @@ -27,8 +27,8 @@ from liteeth.phy.ku_1000basex import KU_1000BASEX class _CRG(LiteXModule): def __init__(self, platform, sys_clk_freq): - self.cd_sys = ClockDomain() - self.cd_eth = ClockDomain() + self.cd_sys = ClockDomain() + self.cd_eth = ClockDomain() # # #