diff --git a/lib/sata/phy/__init__.py b/lib/sata/phy/__init__.py index 98afb13c5..925d7720f 100644 --- a/lib/sata/phy/__init__.py +++ b/lib/sata/phy/__init__.py @@ -1,5 +1,5 @@ from lib.sata.common import * -from lib.sata.phy.ctrl import SATAPHYHostCtrl, SATAPHYDeviceCtrl +from lib.sata.phy.ctrl import SATAPHYHostCtrl from lib.sata.phy.datapath import SATAPHYDatapath class SATAPHY(Module): diff --git a/targets/bist.py b/targets/bist.py index 0e101543c..e1b562fd8 100644 --- a/targets/bist.py +++ b/targets/bist.py @@ -54,7 +54,7 @@ class _CRG(Module): class GenSoC(Module): csr_base = 0x00000000 - csr_data_width = 8 + csr_data_width = 32 csr_map = { "uart2wb": 0, "identifier": 2, diff --git a/test/config.py b/test/config.py index c27ac8214..5b274b238 100644 --- a/test/config.py +++ b/test/config.py @@ -1,7 +1,7 @@ from miscope.host.uart2wishbone import Uart2Wishbone csr_csv_file = "./csr.csv" -busword = 8 +busword = 32 debug_wb = False com = 2