diff --git a/litex/soc/cores/cpu/vexriscv/core.py b/litex/soc/cores/cpu/vexriscv/core.py index 1edcc3f7b..3700bf44c 100644 --- a/litex/soc/cores/cpu/vexriscv/core.py +++ b/litex/soc/cores/cpu/vexriscv/core.py @@ -155,8 +155,8 @@ class VexRiscv(Module, AutoCSR): "std_debug": "VexRiscv_Debug.v", "lite": "VexRiscv_Lite.v", "lite_debug": "VexRiscv_LiteDebug.v", - "min": "VexRiscv_Lite.v", - "min_debug": "VexRiscv_LiteDebug.v", + "min": "VexRiscv_Min.v", + "min_debug": "VexRiscv_MinDebug.v", } cpu_filename = verilog_variants[variant] vdir = os.path.join(os.path.abspath(os.path.dirname(__file__)), "verilog")