Thanks to simple and efficient Migen's building blocks and the KISS principe used to develop this core, LiteSATA footprint is really small!
Thanks to simple and efficient Migen's building blocks and the KISS principe used to develop this core, LiteSATA footprint is really small!
LiteSATA generates HDL using Migen as a Python meta-language. The core is then easily configurable to fit user's needs! (Number of crossbar ports, included BIST and so on...)
Porting the core to another vendor or family only require adapting or adding a new PHY. All others building blocks of the core are generic.