liteeth/examples
Florent Kermarrec 95081445e7 liteeth_gen/A7_1000BASEX: Add support for 156.25MHz refclk_freq and fix 200MHz to 125MHz. 2024-01-19 21:40:45 +01:00
..
__init__.py README: update and rename example_designs to examples 2018-08-31 08:26:37 +02:00
axi-lite-mii.yml add initial support to generate verilog code using wishbone or axi-lite bus standard (depending on the .yml file) 2022-10-31 20:43:53 -03:00
udp_a7_gtp_sgmii.yml liteeth_gen/A7_1000BASEX: Add support for 156.25MHz refclk_freq and fix 200MHz to 125MHz. 2024-01-19 21:40:45 +01:00
udp_raw_ecp5rgmii.yml gen.py: Add UDP raw mode 2023-07-10 17:18:45 +02:00
udp_s7phyrgmii.yml liteeth_gen: Add data_width support (For 32/8-bit datapath). 2022-05-16 13:38:05 +02:00
udp_usp_gth_sgmii.yml liteeth_gen: Add DHCP support and demonstrate it on udp_usp_gth_sgmii.yml config. 2023-07-03 18:07:36 +02:00
wishbone_mii.yml liteeth_gen: Add toolchain support/parameter. 2022-01-26 09:57:43 +01:00