2020-10-17 06:28:22 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
2020-10-22 04:48:58 -04:00
|
|
|
# Copyright (c) 2020 Krzysztof Jankowski <yanekx@gmail.com>
|
2020-10-17 06:28:22 -04:00
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
|
|
|
|
|
|
|
import os
|
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
|
|
|
from litex.build.io import DDROutput
|
|
|
|
|
|
|
|
from litex_boards.platforms import mist
|
|
|
|
|
|
|
|
from litex.soc.cores.clock import CycloneIVPLL
|
|
|
|
from litex.soc.integration.soc import SoCRegion
|
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
from litex.soc.cores.led import LedChaser
|
|
|
|
|
|
|
|
from litedram.modules import MT48LC16M16
|
|
|
|
from litedram.phy import GENSDRPHY
|
|
|
|
|
|
|
|
from litevideo.terminal.core import Terminal
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2020-10-17 06:28:22 -04:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
|
|
|
self.clock_domains.cd_vga = ClockDomain(reset_less=True)
|
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
# Clk / Rst
|
|
|
|
clk27 = platform.request("clk27")
|
|
|
|
|
|
|
|
# PLL
|
|
|
|
self.submodules.pll = pll = CycloneIVPLL(speedgrade="-8")
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(self.rst)
|
2020-10-17 06:28:22 -04:00
|
|
|
pll.register_clkin(clk27, 27e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
|
|
|
pll.create_clkout(self.cd_vga, 25e6)
|
|
|
|
|
|
|
|
# SDRAM clock
|
|
|
|
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), ClockSignal("sys_ps"))
|
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
|
|
|
def __init__(self, sys_clk_freq=int(50e6), with_vga=False, **kwargs):
|
|
|
|
platform = mist.Platform()
|
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
|
|
|
ident = "LiteX SoC on MIST",
|
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"))
|
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.sdrphy,
|
|
|
|
module = MT48LC16M16(sys_clk_freq, "1:1"),
|
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x2000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
|
|
|
|
|
|
|
# VGA Terminal -----------------------------------------------------------------------------
|
|
|
|
if with_vga:
|
|
|
|
self.submodules.terminal = terminal = Terminal()
|
|
|
|
self.bus.add_slave("terminal", self.terminal.bus, region=SoCRegion(origin=0x30000000, size=0x10000))
|
|
|
|
vga_pads = platform.request("vga")
|
|
|
|
self.comb += [
|
|
|
|
vga_pads.vsync.eq(terminal.vsync),
|
|
|
|
vga_pads.hsync.eq(terminal.hsync),
|
|
|
|
vga_pads.r.eq(terminal.red[2:8]),
|
|
|
|
vga_pads.g.eq(terminal.green[2:8]),
|
|
|
|
vga_pads.b.eq(terminal.blue[2:8])
|
|
|
|
]
|
|
|
|
|
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("leds")
|
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on MIST")
|
2020-11-12 05:46:00 -05:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
|
|
|
parser.add_argument("--with-vga", action="store_true", help="Enable VGA support")
|
2020-10-17 06:28:22 -04:00
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(with_vga=args.with_vga, **soc_sdram_argdict(args))
|
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
|
|
|
builder.build(run=args.build)
|
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".sof"))
|
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|
|
|
|
|