2022-06-02 12:24:20 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2022 Icenowy Zheng <icenowy@aosc.io>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
2022-06-03 06:01:49 -04:00
|
|
|
from litex.soc.cores.clock.gowin_gw2a import GW2APLL
|
2022-06-02 12:24:20 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.soc import SoCRegion
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
from litex.soc.cores.led import LedChaser
|
|
|
|
|
2022-06-03 05:40:10 -04:00
|
|
|
from litex_boards.platforms import sipeed_tang_primer_20k
|
2022-06-02 12:24:20 -04:00
|
|
|
|
|
|
|
from litex.soc.cores.hyperbus import HyperRAM
|
|
|
|
|
|
|
|
kB = 1024
|
|
|
|
mB = 1024*kB
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
2022-06-03 05:40:10 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2022-06-02 12:24:20 -04:00
|
|
|
self.rst = Signal()
|
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_por = ClockDomain()
|
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
# Clk
|
|
|
|
clk27 = platform.request("clk27")
|
|
|
|
|
|
|
|
# PLL
|
2022-06-03 06:01:49 -04:00
|
|
|
self.submodules.pll = pll = GW2APLL(devicename=platform.devicename, device=platform.device)
|
2022-06-02 12:24:20 -04:00
|
|
|
pll.register_clkin(clk27, 27e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
|
|
|
|
# Power on reset (the onboard POR is not aware of reprogramming)
|
|
|
|
por_count = Signal(16, reset=2**16-1)
|
|
|
|
por_done = Signal()
|
|
|
|
self.comb += self.cd_por.clk.eq(clk27)
|
|
|
|
self.comb += por_done.eq(por_count == 0)
|
|
|
|
self.sync.por += If(~por_done, por_count.eq(por_count - 1))
|
|
|
|
self.comb += pll.reset.eq(~por_done)
|
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
|
|
|
def __init__(self, sys_clk_freq=int(48e6), **kwargs):
|
2022-06-03 05:40:10 -04:00
|
|
|
platform = sipeed_tang_primer_20k.Platform()
|
2022-06-02 12:24:20 -04:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2022-06-03 05:40:10 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on Tang Primer 20K", **kwargs)
|
2022-06-02 12:24:20 -04:00
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
from litex.soc.integration.soc import LiteXSoCArgumentParser
|
|
|
|
parser = LiteXSoCArgumentParser(description="LiteX SoC on Tang Primer 20K")
|
|
|
|
target_group = parser.add_argument_group(title="Target options")
|
2022-06-03 05:40:10 -04:00
|
|
|
target_group.add_argument("--build", action="store_true", help="Build bitstream.")
|
|
|
|
target_group.add_argument("--load", action="store_true", help="Load bitstream.")
|
|
|
|
target_group.add_argument("--flash", action="store_true", help="Flash Bitstream.")
|
|
|
|
target_group.add_argument("--sys-clk-freq", default=48e6, help="System clock frequency.")
|
2022-06-02 12:24:20 -04:00
|
|
|
builder_args(parser)
|
|
|
|
soc_core_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(
|
|
|
|
sys_clk_freq=int(float(args.sys_clk_freq)),
|
|
|
|
**soc_core_argdict(args)
|
|
|
|
)
|
|
|
|
|
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2022-06-29 04:00:47 -04:00
|
|
|
if args.build:
|
|
|
|
builder.build()
|
2022-06-02 12:24:20 -04:00
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
|
|
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
|
|
|
|
|
|
|
|
if args.flash:
|
|
|
|
prog = soc.platform.create_programmer()
|
|
|
|
prog.flash(0, builder.get_bitstream_filename(mode="flash", ext=".fs"), external=True)
|
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|