136 lines
5.4 KiB
Python
136 lines
5.4 KiB
Python
|
#!/usr/bin/env python3
|
||
|
|
||
|
#
|
||
|
# This file is part of LiteX-Boards.
|
||
|
#
|
||
|
# Copyright (c) 2022 Franck Jullien <franck.jullien@collshade.fr>
|
||
|
# SPDX-License-Identifier: BSD-2-Clause
|
||
|
|
||
|
from migen import *
|
||
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
||
|
|
||
|
from litex.build.io import DDROutput
|
||
|
|
||
|
from litex_boards.platforms import qmtech_ep4ce15_starter_kit
|
||
|
|
||
|
from litex.soc.cores.clock import CycloneIVPLL
|
||
|
from litex.soc.integration.soc_core import *
|
||
|
from litex.soc.integration.builder import *
|
||
|
|
||
|
from litex.soc.cores.led import LedChaser
|
||
|
|
||
|
from litedram.modules import W9825G6KH6
|
||
|
from litedram.phy import GENSDRPHY, HalfRateGENSDRPHY
|
||
|
|
||
|
# CRG ----------------------------------------------------------------------------------------------
|
||
|
|
||
|
class _CRG(Module):
|
||
|
def __init__(self, platform, sys_clk_freq, sdram_rate="1:1"):
|
||
|
self.rst = Signal()
|
||
|
self.clock_domains.cd_sys = ClockDomain()
|
||
|
if sdram_rate == "1:2":
|
||
|
self.clock_domains.cd_sys2x = ClockDomain()
|
||
|
self.clock_domains.cd_sys2x_ps = ClockDomain()
|
||
|
else:
|
||
|
self.clock_domains.cd_sys_ps = ClockDomain()
|
||
|
|
||
|
# # #
|
||
|
|
||
|
# Clk / Rst
|
||
|
clk50 = platform.request("clk50")
|
||
|
|
||
|
# PLL
|
||
|
self.submodules.pll = pll = CycloneIVPLL(speedgrade="-6")
|
||
|
self.comb += pll.reset.eq(self.rst)
|
||
|
pll.register_clkin(clk50, 50e6)
|
||
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
||
|
if sdram_rate == "1:2":
|
||
|
pll.create_clkout(self.cd_sys2x, 2*sys_clk_freq)
|
||
|
# theoretically 90 degrees, but increase to relax timing
|
||
|
pll.create_clkout(self.cd_sys2x_ps, 2*sys_clk_freq, phase=180)
|
||
|
else:
|
||
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
||
|
|
||
|
# SDRAM clock
|
||
|
sdram_clk = ClockSignal("sys2x_ps" if sdram_rate == "1:2" else "sys_ps")
|
||
|
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), sdram_clk)
|
||
|
|
||
|
# BaseSoC ------------------------------------------------------------------------------------------
|
||
|
|
||
|
class BaseSoC(SoCCore):
|
||
|
def __init__(self, sys_clk_freq=int(50e6), with_jtaguart=False, with_jtagbone=False,
|
||
|
with_led_chaser=True, sdram_rate="1:1", **kwargs):
|
||
|
platform = qmtech_ep4ce15_starter_kit.Platform()
|
||
|
|
||
|
# CRG --------------------------------------------------------------------------------------
|
||
|
self.submodules.crg = _CRG(platform, sys_clk_freq, sdram_rate = sdram_rate)
|
||
|
|
||
|
# SoCCore ----------------------------------------------------------------------------------
|
||
|
if with_jtagbone:
|
||
|
kwargs["uart_name"] = "crossover"
|
||
|
if with_jtaguart:
|
||
|
kwargs["uart_name"] = "jtag_uart"
|
||
|
|
||
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
||
|
ident = "LiteX SoC on QMTECH Cyclone IV Starter Kit",
|
||
|
**kwargs
|
||
|
)
|
||
|
|
||
|
# JTAGbone ---------------------------------------------------------------------------------
|
||
|
if with_jtagbone:
|
||
|
self.add_jtagbone()
|
||
|
|
||
|
# SDR SDRAM --------------------------------------------------------------------------------
|
||
|
if not self.integrated_main_ram_size:
|
||
|
sdrphy_cls = HalfRateGENSDRPHY if sdram_rate == "1:2" else GENSDRPHY
|
||
|
self.submodules.sdrphy = sdrphy_cls(platform.request("sdram"), sys_clk_freq)
|
||
|
self.add_sdram("sdram",
|
||
|
phy = self.sdrphy,
|
||
|
module = W9825G6KH6(sys_clk_freq, sdram_rate),
|
||
|
l2_cache_size = kwargs.get("l2_size", 8192)
|
||
|
)
|
||
|
|
||
|
# Leds -------------------------------------------------------------------------------------
|
||
|
if with_led_chaser:
|
||
|
seven_seg_display = platform.request("seven_seg_ctl")
|
||
|
self.comb += seven_seg_display.dig.eq(0b111)
|
||
|
self.submodules.leds = LedChaser(
|
||
|
pads = seven_seg_display.segments,
|
||
|
sys_clk_freq = sys_clk_freq)
|
||
|
|
||
|
# Build --------------------------------------------------------------------------------------------
|
||
|
|
||
|
def main():
|
||
|
from litex.soc.integration.soc import LiteXSoCArgumentParser
|
||
|
parser = LiteXSoCArgumentParser(description="LiteX SoC on QMTECH EP4CE15")
|
||
|
target_group = parser.add_argument_group(title="Target options")
|
||
|
target_group.add_argument("--build", action="store_true", help="Build design.")
|
||
|
target_group.add_argument("--load", action="store_true", help="Load bitstream.")
|
||
|
target_group.add_argument("--sys-clk-freq", default=50e6, help="System clock frequency.")
|
||
|
target_group.add_argument("--sdram-rate", default="1:1", help="SDRAM Rate (1:1 Full Rate or 1:2 Half Rate).")
|
||
|
target_group.add_argument("--with-jtaguart", action="store_true", help="Enable JTAGUart support.")
|
||
|
target_group.add_argument("--with-jtagbone", action="store_true", help="Enable JTAGbone support.")
|
||
|
|
||
|
builder_args(parser)
|
||
|
soc_core_args(parser)
|
||
|
args = parser.parse_args()
|
||
|
|
||
|
soc = BaseSoC(
|
||
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
||
|
sdram_rate = args.sdram_rate,
|
||
|
with_jtagbone = args.with_jtagbone,
|
||
|
with_jtaguart = args.with_jtaguart,
|
||
|
**soc_core_argdict(args)
|
||
|
)
|
||
|
|
||
|
builder = Builder(soc, **builder_argdict(args))
|
||
|
if args.build:
|
||
|
builder.build()
|
||
|
|
||
|
if args.load:
|
||
|
prog = soc.platform.create_programmer()
|
||
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
|
||
|
|
||
|
if __name__ == "__main__":
|
||
|
main()
|