2020-01-25 06:00:57 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-01-31 03:13:36 -05:00
|
|
|
# This file is Copyright (c) 2020 Paul Sajna <sajattack@gmail.com>
|
2020-01-25 06:00:57 -05:00
|
|
|
# License: BSD
|
|
|
|
|
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
|
|
|
from litex_boards.platforms import de10nano
|
|
|
|
|
2020-04-08 02:11:04 -04:00
|
|
|
from litex.soc.cores.clock import CycloneVPLL
|
2020-01-25 06:00:57 -05:00
|
|
|
from litex.soc.integration.soc_core import *
|
2020-01-29 16:59:57 -05:00
|
|
|
from litex.soc.integration.soc_sdram import *
|
2020-01-25 06:00:57 -05:00
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
2020-01-29 16:59:57 -05:00
|
|
|
from litedram.modules import AS4C16M16
|
|
|
|
from litedram.phy import GENSDRPHY
|
2020-01-25 06:00:57 -05:00
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
2020-04-08 02:11:04 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq, with_sdram=False):
|
2020-01-25 06:00:57 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2020-03-24 14:59:42 -04:00
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
2020-01-25 06:00:57 -05:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
# Clk / Rst
|
|
|
|
clk50 = platform.request("clk50")
|
|
|
|
platform.add_period_constraint(clk50, 1e9/50e6)
|
|
|
|
|
|
|
|
# PLL
|
2020-04-08 02:11:04 -04:00
|
|
|
self.submodules.pll = pll = CycloneVPLL(speedgrade="-I7")
|
|
|
|
pll.register_clkin(clk50, 50e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
2020-01-25 06:00:57 -05:00
|
|
|
|
2020-04-08 02:11:04 -04:00
|
|
|
# SDRAM
|
2020-01-31 03:29:02 -05:00
|
|
|
if with_sdram:
|
|
|
|
self.comb += platform.request("sdram_clock").eq(self.cd_sys_ps.clk)
|
2020-01-25 06:00:57 -05:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
|
|
|
def __init__(self, sys_clk_freq=int(50e6), **kwargs):
|
|
|
|
platform = de10nano.Platform()
|
|
|
|
|
2020-01-29 16:59:57 -05:00
|
|
|
# SoCCore ---------------------------------------------------------------------------------
|
2020-01-25 06:00:57 -05:00
|
|
|
SoCCore.__init__(self, platform, clk_freq=sys_clk_freq, **kwargs)
|
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2020-04-08 02:11:04 -04:00
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
2020-01-25 06:00:57 -05:00
|
|
|
|
2020-01-31 03:29:02 -05:00
|
|
|
# MiSTerSDRAMSoC -----------------------------------------------------------------------------------
|
2020-01-29 16:59:57 -05:00
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class MiSTerSDRAMSoC(SoCCore):
|
2020-01-29 16:59:57 -05:00
|
|
|
def __init__(self, sys_clk_freq=int(50e6), **kwargs):
|
|
|
|
platform = de10nano.Platform()
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, clk_freq=sys_clk_freq, **kwargs)
|
2020-01-29 16:59:57 -05:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2020-01-31 03:29:02 -05:00
|
|
|
self.submodules.crg = _CRG(platform, with_sdram=True)
|
2020-01-29 16:59:57 -05:00
|
|
|
|
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
2020-01-31 03:29:02 -05:00
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"))
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.sdrphy,
|
|
|
|
module = AS4C16M16(self.clk_freq, "1:1"),
|
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2020-01-29 16:59:57 -05:00
|
|
|
|
2020-01-25 06:00:57 -05:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on DE10 Nano")
|
2020-01-31 03:29:02 -05:00
|
|
|
parser.add_argument("--with-mister-sdram", action="store_true",
|
2020-01-29 16:59:57 -05:00
|
|
|
help="enable MiSTer SDRAM expansion board")
|
2020-01-25 06:00:57 -05:00
|
|
|
builder_args(parser)
|
2020-01-29 16:59:57 -05:00
|
|
|
soc_sdram_args(parser)
|
2020-01-25 06:00:57 -05:00
|
|
|
args = parser.parse_args()
|
2020-01-29 16:59:57 -05:00
|
|
|
soc = None
|
2020-01-31 03:29:02 -05:00
|
|
|
if args.with_mister_sdram:
|
|
|
|
soc = MiSTerSDRAMSoC(**soc_sdram_argdict(args))
|
2020-01-29 16:59:57 -05:00
|
|
|
else:
|
2020-01-31 03:13:36 -05:00
|
|
|
soc = BaseSoC(**soc_sdram_argdict(args))
|
2020-01-25 06:00:57 -05:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
|
|
|
builder.build()
|
|
|
|
|
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|