2020-02-24 14:20:47 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-02-25 03:03:52 -05:00
|
|
|
# This file is Copyright (c) 2020 Fei Gao <feig@princeton.edu>
|
2020-02-25 04:35:18 -05:00
|
|
|
# This file is Copyright (c) 2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
2020-02-24 14:20:47 -05:00
|
|
|
# License: BSD
|
|
|
|
|
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
2020-02-25 04:35:18 -05:00
|
|
|
from litex_boards.platforms import vcu118
|
2020-02-24 14:20:47 -05:00
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
|
|
|
from litedram.modules import EDY4016A
|
2020-02-25 04:35:18 -05:00
|
|
|
from litedram.phy import usddrphy
|
2020-02-24 14:20:47 -05:00
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys4x = ClockDomain(reset_less=True)
|
|
|
|
self.clock_domains.cd_clk200 = ClockDomain()
|
|
|
|
self.clock_domains.cd_ic = ClockDomain()
|
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
self.submodules.pll = pll = USMMCM(speedgrade=-2)
|
|
|
|
self.comb += pll.reset.eq(platform.request("cpu_reset"))
|
|
|
|
self.clock_domains.cd_pll4x = ClockDomain(reset_less=True)
|
|
|
|
pll.register_clkin(platform.request("clk125"), 125e6)
|
|
|
|
pll.create_clkout(self.cd_pll4x, sys_clk_freq*4, buf=None, with_reset=False)
|
|
|
|
pll.create_clkout(self.cd_clk200, 200e6, with_reset=False)
|
|
|
|
|
|
|
|
self.specials += [
|
|
|
|
Instance("BUFGCE_DIV", name="main_bufgce_div",
|
|
|
|
p_BUFGCE_DIVIDE=4,
|
|
|
|
i_CE=1, i_I=self.cd_pll4x.clk, o_O=self.cd_sys.clk),
|
|
|
|
Instance("BUFGCE", name="main_bufgce",
|
|
|
|
i_CE=1, i_I=self.cd_pll4x.clk, o_O=self.cd_sys4x.clk),
|
|
|
|
AsyncResetSynchronizer(self.cd_clk200, ~pll.locked),
|
|
|
|
]
|
|
|
|
|
|
|
|
ic_reset_counter = Signal(max=64, reset=63)
|
|
|
|
ic_reset = Signal(reset=1)
|
|
|
|
self.sync.clk200 += \
|
|
|
|
If(ic_reset_counter != 0,
|
|
|
|
ic_reset_counter.eq(ic_reset_counter - 1)
|
|
|
|
).Else(
|
|
|
|
ic_reset.eq(0)
|
|
|
|
)
|
|
|
|
ic_rdy = Signal()
|
|
|
|
ic_rdy_counter = Signal(max=64, reset=63)
|
|
|
|
self.cd_sys.rst.reset = 1
|
|
|
|
self.comb += self.cd_ic.clk.eq(self.cd_sys.clk)
|
|
|
|
self.sync.ic += [
|
|
|
|
If(ic_rdy,
|
|
|
|
If(ic_rdy_counter != 0,
|
|
|
|
ic_rdy_counter.eq(ic_rdy_counter - 1)
|
|
|
|
).Else(
|
|
|
|
self.cd_sys.rst.eq(0)
|
|
|
|
)
|
|
|
|
)
|
|
|
|
]
|
|
|
|
self.specials += [
|
|
|
|
Instance("IDELAYCTRL", p_SIM_DEVICE="ULTRASCALE",
|
|
|
|
i_REFCLK=ClockSignal("clk200"), i_RST=ic_reset,
|
|
|
|
o_RDY=ic_rdy),
|
|
|
|
AsyncResetSynchronizer(self.cd_ic, ic_reset)
|
|
|
|
]
|
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCSDRAM):
|
|
|
|
def __init__(self, sys_clk_freq=int(125e6), **kwargs):
|
|
|
|
platform = vcu118.Platform()
|
|
|
|
|
|
|
|
# SoCSDRAM ---------------------------------------------------------------------------------
|
|
|
|
SoCSDRAM.__init__(self, platform, clk_freq=sys_clk_freq, **kwargs)
|
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# DDR4 SDRAM -------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
2020-02-25 04:35:18 -05:00
|
|
|
self.submodules.ddrphy = usddrphy.USDDRPHY(platform.request("ddram"),
|
2020-02-24 14:20:47 -05:00
|
|
|
memtype = "DDR4",
|
2020-02-25 04:35:18 -05:00
|
|
|
sys_clk_freq = sys_clk_freq,
|
|
|
|
sim_device = "ULTRASCALE_PLUS")
|
2020-02-24 14:20:47 -05:00
|
|
|
self.add_csr("ddrphy")
|
2020-02-25 04:35:18 -05:00
|
|
|
self.add_constant("USDDRPHY", None)
|
2020-02-24 14:20:47 -05:00
|
|
|
sdram_module = EDY4016A(sys_clk_freq, "1:4")
|
|
|
|
self.register_sdram(self.ddrphy,
|
|
|
|
geom_settings = sdram_module.geom_settings,
|
|
|
|
timing_settings = sdram_module.timing_settings)
|
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2020-02-25 04:35:18 -05:00
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on VCU118")
|
2020-02-24 14:20:47 -05:00
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-02-25 04:35:18 -05:00
|
|
|
soc = BaseSoC(**soc_sdram_argdict(args))
|
2020-02-24 14:20:47 -05:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
|
|
|
builder.build()
|
|
|
|
|
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|