215 lines
8.3 KiB
Python
215 lines
8.3 KiB
Python
|
#!/usr/bin/env python3
|
||
|
|
||
|
#
|
||
|
# This file is part of LiteX-Boards.
|
||
|
#
|
||
|
# Copyright (c) Lone Dynamics Corporation <info@lonedynamics.com>
|
||
|
#
|
||
|
# SPDX-License-Identifier: BSD-2-Clause
|
||
|
#
|
||
|
|
||
|
import os
|
||
|
import sys
|
||
|
import json
|
||
|
|
||
|
from migen import *
|
||
|
|
||
|
from litex.gen import *
|
||
|
|
||
|
from litex_boards.platforms import machdyne_vivaldi_ml1
|
||
|
|
||
|
from litex.build.io import DDROutput
|
||
|
|
||
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
||
|
|
||
|
from litex.soc.cores.clock import *
|
||
|
from litex.soc.cores.usb_ohci import USBOHCI
|
||
|
|
||
|
from litex.soc.integration.soc_core import *
|
||
|
from litex.soc.integration.builder import *
|
||
|
from litex.soc.interconnect.csr_eventmanager import *
|
||
|
|
||
|
from litedram.modules import W9825G6KH6
|
||
|
from litedram.phy import GENSDRPHY, HalfRateGENSDRPHY
|
||
|
|
||
|
from litex.soc.integration.soc import SoCRegion
|
||
|
|
||
|
# CRG ---------------------------------------------------------------------------------------------
|
||
|
|
||
|
class _CRG(LiteXModule):
|
||
|
def __init__(self, platform, sys_clk_freq, sdram_rate):
|
||
|
self.rst = Signal()
|
||
|
self.cd_por = ClockDomain()
|
||
|
self.cd_sys = ClockDomain()
|
||
|
self.cd_init = ClockDomain()
|
||
|
self.cd_video = ClockDomain()
|
||
|
self.cd_video5x = ClockDomain()
|
||
|
self.cd_eth = ClockDomain()
|
||
|
|
||
|
self.stop = Signal()
|
||
|
self.reset = Signal()
|
||
|
|
||
|
# Clk / Rst
|
||
|
clk48 = platform.request("clk48")
|
||
|
clk50 = platform.request("clk50")
|
||
|
|
||
|
# Power on reset
|
||
|
por_count = Signal(16, reset=2**16-1)
|
||
|
por_done = Signal()
|
||
|
self.comb += self.cd_por.clk.eq(clk48)
|
||
|
self.comb += por_done.eq(por_count == 0)
|
||
|
self.sync.por += If(~por_done, por_count.eq(por_count - 1))
|
||
|
|
||
|
# PLL
|
||
|
self.pll = pll = ECP5PLL()
|
||
|
self.comb += pll.reset.eq(~por_done | self.rst)
|
||
|
pll.register_clkin(clk48, 48e6)
|
||
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
||
|
|
||
|
if sdram_rate == "1:2":
|
||
|
self.cd_sys2x = ClockDomain()
|
||
|
self.cd_sys2x_ps = ClockDomain()
|
||
|
pll.create_clkout(self.cd_sys2x, 2*sys_clk_freq)
|
||
|
pll.create_clkout(self.cd_sys2x_ps, 2*sys_clk_freq, phase=180)
|
||
|
elif sdram_rate == "1:4":
|
||
|
self.cd_sys2x = ClockDomain()
|
||
|
self.cd_sys4x = ClockDomain()
|
||
|
self.cd_sys4x_ps = ClockDomain()
|
||
|
pll.create_clkout(self.cd_sys2x, 2*sys_clk_freq)
|
||
|
pll.create_clkout(self.cd_sys4x, 4*sys_clk_freq)
|
||
|
pll.create_clkout(self.cd_sys4x_ps, 4*sys_clk_freq, phase=180)
|
||
|
else:
|
||
|
self.cd_sys_ps = ClockDomain()
|
||
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
||
|
|
||
|
if sdram_rate == "1:2":
|
||
|
sdram_clk = ClockSignal("sys2x_ps")
|
||
|
elif sdram_rate == "1:4":
|
||
|
sdram_clk = ClockSignal("sys4x_ps")
|
||
|
else:
|
||
|
sdram_clk = ClockSignal("sys_ps")
|
||
|
|
||
|
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), sdram_clk)
|
||
|
|
||
|
pll2 = ECP5PLL()
|
||
|
self.pll2 = pll2
|
||
|
pll2.register_clkin(clk50, 50e6)
|
||
|
pll2.create_clkout(self.cd_eth, 50e6)
|
||
|
pll2.create_clkout(self.cd_video, 25e6)
|
||
|
pll2.create_clkout(self.cd_video5x, 125e6)
|
||
|
self.comb += pll2.reset.eq(~por_done)
|
||
|
|
||
|
pll3 = ECP5PLL()
|
||
|
self.pll3 = pll3
|
||
|
pll3.register_clkin(clk48, 48e6)
|
||
|
self.cd_usb_12 = ClockDomain()
|
||
|
self.cd_usb = ClockDomain()
|
||
|
self.cd_usb_48 = ClockDomain()
|
||
|
self.cd_usb_48 = self.cd_usb
|
||
|
pll3.create_clkout(self.cd_usb, 48e6)
|
||
|
pll3.create_clkout(self.cd_usb_12, 12e6)
|
||
|
self.comb += pll3.reset.eq(~por_done)
|
||
|
|
||
|
# BaseSoC ------------------------------------------------------------------------------------------
|
||
|
|
||
|
class BaseSoC(SoCCore):
|
||
|
mem_map = {**SoCCore.mem_map, **{
|
||
|
"usb_ohci": 0xc0000000,
|
||
|
}}
|
||
|
def __init__(self, revision="v2", device="45F", sdram_rate="1:2", sys_clk_freq=int(48e6), toolchain="trellis", with_usb_host=False, with_ethernet=False, **kwargs):
|
||
|
|
||
|
platform = machdyne_vivaldi_ml1.Platform(revision=revision, device=device ,toolchain=toolchain)
|
||
|
|
||
|
# CRG --------------------------------------------------------------------------------------
|
||
|
self.crg = _CRG(platform, sys_clk_freq, sdram_rate=sdram_rate)
|
||
|
|
||
|
# SoCCore ----------------------------------------------------------------------------------
|
||
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on Vivaldi ML1", **kwargs)
|
||
|
|
||
|
# DRAM -------------------------------------------------------------------------------------
|
||
|
if not self.integrated_main_ram_size:
|
||
|
if sdram_rate == "1:2":
|
||
|
sdrphy_cls = HalfRateGENSDRPHY
|
||
|
elif sdram_rate == "1:4":
|
||
|
sdrphy_cls = QuarterRateGENSDRPHY
|
||
|
else:
|
||
|
sdrphy_cls = GENSDRPHY
|
||
|
|
||
|
self.sdrphy = sdrphy_cls(platform.request("sdram"), sys_clk_freq)
|
||
|
self.add_sdram("sdram",
|
||
|
phy = self.sdrphy,
|
||
|
module = W9825G6KH6(sys_clk_freq, sdram_rate),
|
||
|
l2_cache_size = kwargs.get("l2_size", 8192)
|
||
|
)
|
||
|
|
||
|
# USB Host ---------------------------------------------------------------------------------
|
||
|
if with_usb_host:
|
||
|
self.usb_ohci = USBOHCI(platform, platform.request("usb_host"), usb_clk_freq=int(48e6))
|
||
|
self.bus.add_slave("usb_ohci_ctrl", self.usb_ohci.wb_ctrl, region=SoCRegion(origin=self.mem_map["usb_ohci"], size=0x100000, cached=False))
|
||
|
self.dma_bus.add_master("usb_ohci_dma", master=self.usb_ohci.wb_dma)
|
||
|
self.comb += self.cpu.interrupt[16].eq(self.usb_ohci.interrupt)
|
||
|
|
||
|
# Ethernet ---------------------------------------------------------------------------------
|
||
|
if with_ethernet:
|
||
|
from liteeth.phy.rmii import LiteEthPHYRMII
|
||
|
self.ethphy = LiteEthPHYRMII(
|
||
|
clock_pads=None,
|
||
|
pads = platform.request("eth", 0),
|
||
|
with_hw_init_reset=True,
|
||
|
refclk_cd="eth")
|
||
|
self.add_csr("ethphy")
|
||
|
self.add_ethernet(name="ethmac", phy=self.ethphy,
|
||
|
phy_cd="ethphy_eth")
|
||
|
|
||
|
self.ethphy1 = LiteEthPHYRMII(
|
||
|
clock_pads=None,
|
||
|
pads = platform.request("eth", 1),
|
||
|
with_hw_init_reset=True,
|
||
|
refclk_cd="eth")
|
||
|
self.add_csr("ethphy1")
|
||
|
self.add_ethernet(name="ethmac1", phy=self.ethphy1,
|
||
|
phy_cd="ethphy1_eth")
|
||
|
|
||
|
# Build --------------------------------------------------------------------------------------------
|
||
|
|
||
|
def main():
|
||
|
from litex.build.parser import LiteXArgumentParser
|
||
|
parser = LiteXArgumentParser(platform=machdyne_vivaldi_ml1.Platform, description="LiteX SoC on Vivaldi ML1")
|
||
|
parser.add_argument("--sys-clk-freq", default=48e6, help="System clock frequency.")
|
||
|
parser.add_argument("--revision", default="v2", help="Board Revision (v0, v1, v2).")
|
||
|
parser.add_argument("--device", default="45F", help="ECP5 device (12F, 25F, 45F or 85F).")
|
||
|
parser.add_argument("--cable", default="dirtyJtag", help="Specify an openFPGALoader cable.")
|
||
|
parser.add_argument("--with-sdcard", action="store_true", help="Enable SDCard support.")
|
||
|
parser.add_argument("--with-spi-sdcard", action="store_true", help="Enable SPI-mode SDCard support.")
|
||
|
parser.add_argument("--with-usb-host", action="store_true", help="Enable USB host support.")
|
||
|
parser.add_argument("--with-ethernet", action="store_true", help="Enable ethernet support.")
|
||
|
parser.add_argument("--boot-from-flash", action="store_true", help="Boot from flash MMOD.")
|
||
|
|
||
|
args = parser.parse_args()
|
||
|
|
||
|
soc = BaseSoC(
|
||
|
toolchain = args.toolchain,
|
||
|
revision = args.revision,
|
||
|
device = args.device,
|
||
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
||
|
with_usb_host = args.with_usb_host,
|
||
|
with_ethernet = args.with_ethernet,
|
||
|
**parser.soc_argdict)
|
||
|
|
||
|
if args.with_sdcard:
|
||
|
soc.add_sdcard()
|
||
|
|
||
|
if args.with_spi_sdcard:
|
||
|
soc.add_spi_sdcard()
|
||
|
|
||
|
builder = Builder(soc, **parser.builder_argdict)
|
||
|
if args.build:
|
||
|
builder.build(**parser.toolchain_argdict)
|
||
|
|
||
|
if args.load:
|
||
|
prog = soc.platform.create_programmer(cable=args.cable)
|
||
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
|
||
|
|
||
|
if __name__ == "__main__":
|
||
|
main()
|