forest_kitten_33: add pcie.
This commit is contained in:
parent
ad48728160
commit
979fee7517
|
@ -31,6 +31,16 @@ _io = [
|
||||||
Subsignal("sda", Pins("BA24"), IOStandard("LVCMOS18"), Misc("DRIVE=8")),
|
Subsignal("sda", Pins("BA24"), IOStandard("LVCMOS18"), Misc("DRIVE=8")),
|
||||||
),
|
),
|
||||||
|
|
||||||
|
("pcie_x4", 0,
|
||||||
|
Subsignal("rst_n", Pins("BE24"), IOStandard("LVCMOS18")),
|
||||||
|
Subsignal("clk_p", Pins("AD9")),
|
||||||
|
Subsignal("clk_n", Pins("AD8")),
|
||||||
|
Subsignal("rx_p", Pins("AL2 AM4 AK4 AN2")),
|
||||||
|
Subsignal("rx_n", Pins("AL1 AM3 AK3 AN1")),
|
||||||
|
Subsignal("tx_p", Pins("Y5 AA7 AB5 AC7")),
|
||||||
|
Subsignal("tx_n", Pins("Y4 AA6 AB4 AC6")),
|
||||||
|
),
|
||||||
|
|
||||||
("pcie_x16", 0,
|
("pcie_x16", 0,
|
||||||
Subsignal("rst_n", Pins("BE24"), IOStandard("LVCMOS18")),
|
Subsignal("rst_n", Pins("BE24"), IOStandard("LVCMOS18")),
|
||||||
Subsignal("clk_p", Pins("AD9")),
|
Subsignal("clk_p", Pins("AD9")),
|
||||||
|
|
|
@ -18,6 +18,13 @@ from litex.soc.integration.soc_core import *
|
||||||
from litex.soc.integration.builder import *
|
from litex.soc.integration.builder import *
|
||||||
from litex.soc.cores.led import LedChaser
|
from litex.soc.cores.led import LedChaser
|
||||||
|
|
||||||
|
|
||||||
|
from litepcie.phy.usppciephy import USPHBMPCIEPHY
|
||||||
|
from litepcie.core import LitePCIeEndpoint, LitePCIeMSI
|
||||||
|
from litepcie.frontend.dma import LitePCIeDMA
|
||||||
|
from litepcie.frontend.wishbone import LitePCIeWishboneBridge
|
||||||
|
from litepcie.software import generate_litepcie_software
|
||||||
|
|
||||||
# CRG ----------------------------------------------------------------------------------------------
|
# CRG ----------------------------------------------------------------------------------------------
|
||||||
|
|
||||||
class _CRG(Module):
|
class _CRG(Module):
|
||||||
|
@ -26,14 +33,14 @@ class _CRG(Module):
|
||||||
|
|
||||||
# # #
|
# # #
|
||||||
|
|
||||||
self.submodules.pll = pll = USMMCM(speedgrade=-2)
|
self.submodules.pll = pll = USPMMCM(speedgrade=-2)
|
||||||
pll.register_clkin(platform.request("clk200"), 200e6)
|
pll.register_clkin(platform.request("clk200"), 200e6)
|
||||||
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
||||||
|
|
||||||
# BaseSoC ------------------------------------------------------------------------------------------
|
# BaseSoC ------------------------------------------------------------------------------------------
|
||||||
|
|
||||||
class BaseSoC(SoCCore):
|
class BaseSoC(SoCCore):
|
||||||
def __init__(self, sys_clk_freq=int(125e6), **kwargs):
|
def __init__(self, sys_clk_freq=int(125e6), with_pcie=False, **kwargs):
|
||||||
platform = forest_kitten_33.Platform()
|
platform = forest_kitten_33.Platform()
|
||||||
|
|
||||||
# SoCCore ----------------------------------------------------------------------------------
|
# SoCCore ----------------------------------------------------------------------------------
|
||||||
|
@ -45,6 +52,44 @@ class BaseSoC(SoCCore):
|
||||||
# CRG --------------------------------------------------------------------------------------
|
# CRG --------------------------------------------------------------------------------------
|
||||||
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
||||||
|
|
||||||
|
# PCIe -------------------------------------------------------------------------------------
|
||||||
|
if with_pcie:
|
||||||
|
# PHY
|
||||||
|
self.submodules.pcie_phy = USPHBMPCIEPHY(platform, platform.request("pcie_x4"),
|
||||||
|
data_width = 128,
|
||||||
|
bar0_size = 0x20000)
|
||||||
|
#self.pcie_phy.add_timing_constraints(platform) # FIXME
|
||||||
|
platform.add_false_path_constraints(self.crg.cd_sys.clk, self.pcie_phy.cd_pcie.clk)
|
||||||
|
self.add_csr("pcie_phy")
|
||||||
|
|
||||||
|
# Endpoint
|
||||||
|
self.submodules.pcie_endpoint = LitePCIeEndpoint(self.pcie_phy, max_pending_requests=8)
|
||||||
|
|
||||||
|
# Wishbone bridge
|
||||||
|
self.submodules.pcie_bridge = LitePCIeWishboneBridge(self.pcie_endpoint,
|
||||||
|
base_address = self.mem_map["csr"])
|
||||||
|
self.add_wb_master(self.pcie_bridge.wishbone)
|
||||||
|
|
||||||
|
# DMA0
|
||||||
|
self.submodules.pcie_dma0 = LitePCIeDMA(self.pcie_phy, self.pcie_endpoint,
|
||||||
|
with_buffering = True, buffering_depth=1024,
|
||||||
|
with_loopback = True)
|
||||||
|
self.add_csr("pcie_dma0")
|
||||||
|
|
||||||
|
self.add_constant("DMA_CHANNELS", 1)
|
||||||
|
|
||||||
|
# MSI
|
||||||
|
self.submodules.pcie_msi = LitePCIeMSI()
|
||||||
|
self.add_csr("pcie_msi")
|
||||||
|
self.comb += self.pcie_msi.source.connect(self.pcie_phy.msi)
|
||||||
|
self.interrupts = {
|
||||||
|
"PCIE_DMA0_WRITER": self.pcie_dma0.writer.irq,
|
||||||
|
"PCIE_DMA0_READER": self.pcie_dma0.reader.irq,
|
||||||
|
}
|
||||||
|
for i, (k, v) in enumerate(sorted(self.interrupts.items())):
|
||||||
|
self.comb += self.pcie_msi.irqs[i].eq(v)
|
||||||
|
self.add_constant(k + "_INTERRUPT", i)
|
||||||
|
|
||||||
# Leds -------------------------------------------------------------------------------------
|
# Leds -------------------------------------------------------------------------------------
|
||||||
self.submodules.leds = LedChaser(
|
self.submodules.leds = LedChaser(
|
||||||
pads = platform.request_all("user_led"),
|
pads = platform.request_all("user_led"),
|
||||||
|
@ -56,15 +101,23 @@ class BaseSoC(SoCCore):
|
||||||
def main():
|
def main():
|
||||||
parser = argparse.ArgumentParser(description="LiteX SoC on Forest Kitten 33")
|
parser = argparse.ArgumentParser(description="LiteX SoC on Forest Kitten 33")
|
||||||
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
||||||
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
parser.add_argument("--with-pcie", action="store_true", help="Enable PCIe support")
|
||||||
|
parser.add_argument("--driver", action="store_true", help="Generate PCIe driver")
|
||||||
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
||||||
builder_args(parser)
|
builder_args(parser)
|
||||||
soc_core_args(parser)
|
soc_core_args(parser)
|
||||||
args = parser.parse_args()
|
args = parser.parse_args()
|
||||||
|
|
||||||
soc = BaseSoC(**soc_core_argdict(args))
|
# Enforce arguments
|
||||||
|
args.csr_data_width = 32
|
||||||
|
|
||||||
|
soc = BaseSoC(with_pcie=args.with_pcie, **soc_core_argdict(args))
|
||||||
builder = Builder(soc, **builder_argdict(args))
|
builder = Builder(soc, **builder_argdict(args))
|
||||||
builder.build(run=args.build)
|
builder.build(run=args.build)
|
||||||
|
|
||||||
|
if args.driver:
|
||||||
|
generate_litepcie_software(soc, os.path.join(builder.output_dir, "driver"))
|
||||||
|
|
||||||
if args.load:
|
if args.load:
|
||||||
prog = soc.platform.create_programmer()
|
prog = soc.platform.create_programmer()
|
||||||
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
||||||
|
|
Loading…
Reference in New Issue