litex/misoclib/framebuffer/__init__.py

105 lines
3.6 KiB
Python
Raw Normal View History

2013-05-22 11:10:13 -04:00
from migen.fhdl.std import *
2013-05-10 15:03:55 -04:00
from migen.flow.actor import *
2012-06-17 11:22:02 -04:00
from migen.flow.network import *
2013-05-10 15:03:55 -04:00
from migen.bank.description import CSRStorage, AutoCSR
2013-06-11 08:18:16 -04:00
from migen.actorlib import dma_lasmi, structuring, sim, spi
2012-06-17 11:22:02 -04:00
2013-11-09 09:27:32 -05:00
from misoclib.framebuffer.format import bpp, pixel_layout, FrameInitiator, VTG
from misoclib.framebuffer.phy import Driver
2012-07-03 13:04:44 -04:00
2013-09-17 12:15:22 -04:00
class Framebuffer(Module, AutoCSR):
def __init__(self, pads_vga, pads_dvi, lasmim, simulation=False):
pack_factor = lasmim.dw//bpp
2012-06-17 12:36:23 -04:00
2013-09-17 12:15:22 -04:00
self._enable = CSRStorage()
self.fi = FrameInitiator(pack_factor)
2013-09-17 12:15:22 -04:00
self.dma = spi.DMAReadController(dma_lasmi.Reader(lasmim), spi.MODE_EXTERNAL, length_reset=640*480*4)
self.driver = Driver(pack_factor, pads_vga, pads_dvi)
2013-09-17 12:15:22 -04:00
cast = structuring.Cast(lasmim.dw, pixel_layout(pack_factor), reverse_to=True)
vtg = VTG(pack_factor)
2012-06-17 11:22:02 -04:00
2012-06-17 12:36:23 -04:00
g = DataFlowGraph()
2013-09-17 12:15:22 -04:00
g.add_connection(self.fi, vtg, sink_ep="timing")
g.add_connection(self.dma, cast)
g.add_connection(cast, vtg, sink_ep="pixels")
2013-09-17 12:15:22 -04:00
g.add_connection(vtg, self.driver)
self.submodules += CompositeActor(g)
self.comb += [
2013-09-17 12:15:22 -04:00
self.fi.trigger.eq(self._enable.storage),
self.dma.generator.trigger.eq(self._enable.storage),
]
2013-05-10 15:03:55 -04:00
class Blender(PipelinedActor, AutoCSR):
def __init__(self, nimages, pack_factor, latency):
epixel_layout = pixel_layout(pack_factor)
sink_layout = [("i"+str(i), epixel_layout) for i in range(nimages)]
self.sink = Sink(sink_layout)
self.source = Source(epixel_layout)
2013-05-10 15:03:55 -04:00
factors = []
for i in range(nimages):
name = "f"+str(i)
csr = CSRStorage(8, name=name)
setattr(self, name, csr)
factors.append(csr.storage)
PipelinedActor.__init__(self, latency)
###
sink_registered = Record(sink_layout)
self.sync += If(self.pipe_ce, sink_registered.eq(self.sink.payload))
imgs = [getattr(sink_registered, "i"+str(i)) for i in range(nimages)]
outval = Record(epixel_layout)
for e in epixel_layout:
2013-05-10 15:03:55 -04:00
name = e[0]
inpixs = [getattr(img, name) for img in imgs]
outpix = getattr(outval, name)
for component in ["r", "g", "b"]:
incomps = [getattr(pix, component) for pix in inpixs]
outcomp = getattr(outpix, component)
outcomp_full = Signal(19)
2013-05-11 03:21:12 -04:00
self.comb += [
outcomp_full.eq(sum(incomp*factor for incomp, factor in zip(incomps, factors))),
If(outcomp_full[18],
outcomp.eq(2**10 - 1) # saturate on overflow
).Else(
outcomp.eq(outcomp_full[8:18])
)
2013-05-11 03:21:12 -04:00
]
2013-05-10 15:03:55 -04:00
pipe_stmts = []
for i in range(latency-1):
new_outval = Record(epixel_layout)
2013-05-10 15:03:55 -04:00
pipe_stmts.append(new_outval.eq(outval))
outval = new_outval
self.sync += If(self.pipe_ce, pipe_stmts)
self.comb += self.source.payload.eq(outval)
class MixFramebuffer(Module, AutoCSR):
2013-09-17 12:15:22 -04:00
def __init__(self, pads_vga, pads_dvi, *lasmims, blender_latency=5):
pack_factor = lasmims[0].dw//bpp
2013-05-10 15:03:55 -04:00
self._enable = CSRStorage()
self.fi = FrameInitiator(pack_factor)
self.blender = Blender(len(lasmims), pack_factor, blender_latency)
self.driver = Driver(pack_factor, pads_vga, pads_dvi)
2013-05-10 15:03:55 -04:00
self.comb += self.fi.trigger.eq(self._enable.storage)
g = DataFlowGraph()
epixel_layout = pixel_layout(pack_factor)
2013-06-11 08:18:16 -04:00
for n, lasmim in enumerate(lasmims):
dma = spi.DMAReadController(dma_lasmi.Reader(lasmim), spi.MODE_EXTERNAL, length_reset=640*480*4)
cast = structuring.Cast(lasmim.dw, epixel_layout, reverse_to=True)
2013-05-10 15:03:55 -04:00
g.add_connection(dma, cast)
g.add_connection(cast, self.blender, sink_subr=["i"+str(n)])
2013-05-10 15:03:55 -04:00
self.comb += dma.generator.trigger.eq(self._enable.storage)
setattr(self, "dma"+str(n), dma)
vtg = VTG(pack_factor)
2013-05-10 15:03:55 -04:00
g.add_connection(self.fi, vtg, sink_ep="timing")
g.add_connection(self.blender, vtg, sink_ep="pixels")
2013-09-17 12:15:22 -04:00
g.add_connection(vtg, self.driver)
2013-05-10 15:03:55 -04:00
self.submodules += CompositeActor(g)