liteusb: more pep8 (when convenient), should be almost OK
This commit is contained in:
parent
f10e873063
commit
1e1f7ce30e
|
@ -1,3 +1,5 @@
|
|||
import random
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen.genlib.fsm import *
|
||||
from migen.actorlib.fifo import *
|
||||
|
@ -38,12 +40,10 @@ class LiteUSBTimeout(Module):
|
|||
)
|
||||
self.comb += self.done.eq(cnt == cnt_max)
|
||||
|
||||
|
||||
#
|
||||
# TB
|
||||
#
|
||||
import random
|
||||
|
||||
|
||||
def randn(max_n):
|
||||
return random.randint(0, max_n-1)
|
||||
|
||||
|
|
|
@ -103,6 +103,7 @@ class CRC32(Module):
|
|||
polynom = 0x04C11DB7
|
||||
init = 2**width-1
|
||||
check = 0xC704DD7B
|
||||
|
||||
def __init__(self, dat_width):
|
||||
self.d = Signal(dat_width)
|
||||
self.value = Signal(self.width)
|
||||
|
|
|
@ -77,7 +77,9 @@ class LiteUSBDepacketizer(Module):
|
|||
source.eop.eq(eop),
|
||||
source.d.eq(sink.d),
|
||||
sink.ack.eq(source.ack),
|
||||
If((eop & sink.stb & source.ack) | self.timeout.done, NextState("WAIT_SOP"))
|
||||
If((eop & sink.stb & source.ack) | self.timeout.done,
|
||||
NextState("WAIT_SOP")
|
||||
)
|
||||
)
|
||||
|
||||
self.sync += \
|
||||
|
@ -94,7 +96,8 @@ class LiteUSBDepacketizer(Module):
|
|||
#
|
||||
src_data = [
|
||||
0x5A, 0xA5, 0x5A, 0xA5, 0x01, 0x00, 0x00, 0x00, 0x04, 0x00, 0x01, 0x02, 0x03,
|
||||
0x5A, 0xA5, 0x5A, 0xA5, 0x12, 0x00, 0x00, 0x00, 0x08, 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
|
||||
0x5A, 0xA5, 0x5A, 0xA5, 0x12, 0x00, 0x00, 0x00, 0x08, 0x00, 0x01, 0x02, 0x03,
|
||||
0x04, 0x05, 0x06, 0x07,
|
||||
]*4
|
||||
|
||||
|
||||
|
|
|
@ -24,7 +24,7 @@ class LiteUSBUART(Module, AutoCSR):
|
|||
|
||||
# TX
|
||||
tx_start = self._rxtx.re
|
||||
tx_done = self.ev.tx.trigger
|
||||
tx_done = self.ev.tx.trigger
|
||||
|
||||
self.sync += \
|
||||
If(tx_start,
|
||||
|
|
|
@ -68,7 +68,7 @@ class FT2232HPHY(Module):
|
|||
read_time_en, max_read_time = anti_starvation(read_time)
|
||||
write_time_en, max_write_time = anti_starvation(write_time)
|
||||
|
||||
data_w_accepted = Signal(reset=1)
|
||||
data_w_accepted = Signal(reset=1)
|
||||
|
||||
fsm = FSM()
|
||||
self.submodules += RenameClockDomains(fsm, {"sys": "ftdi"})
|
||||
|
@ -97,8 +97,8 @@ class FT2232HPHY(Module):
|
|||
# Read / Write Actions
|
||||
#
|
||||
|
||||
data_w = Signal(dw)
|
||||
data_r = Signal(dw)
|
||||
data_w = Signal(dw)
|
||||
data_r = Signal(dw)
|
||||
data_oe = Signal()
|
||||
|
||||
if hasattr(pads, "oe_n"):
|
||||
|
@ -256,7 +256,7 @@ class UserModel(Module, RandRun):
|
|||
|
||||
LENGTH = 512
|
||||
model_rd_data = [i%256 for i in range(LENGTH)][::-1]
|
||||
user_wr_data = [i%256 for i in range(LENGTH)]
|
||||
user_wr_data = [i%256 for i in range(LENGTH)]
|
||||
|
||||
|
||||
class TB(Module):
|
||||
|
|
Loading…
Reference in New Issue