liteeth: more pep8 (when convenient), should be almost OK
This commit is contained in:
parent
154d3d3b04
commit
2bd38f44a3
|
@ -266,7 +266,11 @@ def eth_etherbone_packet_description(dw):
|
||||||
|
|
||||||
def eth_etherbone_packet_user_description(dw):
|
def eth_etherbone_packet_user_description(dw):
|
||||||
param_layout = _layout_from_header(etherbone_packet_header)
|
param_layout = _layout_from_header(etherbone_packet_header)
|
||||||
param_layout = _remove_from_layout(param_layout, "magic", "portsize", "addrsize", "version")
|
param_layout = _remove_from_layout(param_layout,
|
||||||
|
"magic",
|
||||||
|
"portsize",
|
||||||
|
"addrsize",
|
||||||
|
"version")
|
||||||
param_layout += eth_udp_user_description(dw).param_layout
|
param_layout += eth_udp_user_description(dw).param_layout
|
||||||
payload_layout = [
|
payload_layout = [
|
||||||
("data", dw),
|
("data", dw),
|
||||||
|
|
|
@ -120,7 +120,9 @@ class LiteEthEtherbonePacketRX(Module):
|
||||||
)
|
)
|
||||||
fsm.act("DROP",
|
fsm.act("DROP",
|
||||||
depacketizer.source.ack.eq(1),
|
depacketizer.source.ack.eq(1),
|
||||||
If(depacketizer.source.stb & depacketizer.source.eop & depacketizer.source.ack,
|
If(depacketizer.source.stb &
|
||||||
|
depacketizer.source.eop &
|
||||||
|
depacketizer.source.ack,
|
||||||
NextState("IDLE")
|
NextState("IDLE")
|
||||||
)
|
)
|
||||||
)
|
)
|
||||||
|
|
|
@ -29,7 +29,8 @@ class LiteEthEtherboneRecordReceiver(Module):
|
||||||
|
|
||||||
# # #
|
# # #
|
||||||
|
|
||||||
fifo = SyncFIFO(eth_etherbone_record_description(32), buffer_depth, buffered=True)
|
fifo = SyncFIFO(eth_etherbone_record_description(32), buffer_depth,
|
||||||
|
buffered=True)
|
||||||
self.submodules += fifo
|
self.submodules += fifo
|
||||||
self.comb += Record.connect(sink, fifo.sink)
|
self.comb += Record.connect(sink, fifo.sink)
|
||||||
|
|
||||||
|
@ -179,7 +180,8 @@ class LiteEthEtherboneRecord(Module):
|
||||||
self.comb += [
|
self.comb += [
|
||||||
Record.connect(sender.source, packetizer.sink),
|
Record.connect(sender.source, packetizer.sink),
|
||||||
Record.connect(packetizer.source, source),
|
Record.connect(packetizer.source, source),
|
||||||
source.length.eq(sender.source.wcount*4 + 4 + etherbone_record_header_len), # XXX improve this
|
# XXX improve this
|
||||||
|
source.length.eq(sender.source.wcount*4 + 4 + etherbone_record_header_len),
|
||||||
source.ip_address.eq(last_ip_address)
|
source.ip_address.eq(last_ip_address)
|
||||||
]
|
]
|
||||||
if endianness is "big":
|
if endianness is "big":
|
||||||
|
|
|
@ -112,7 +112,9 @@ class LiteEthICMPRX(Module):
|
||||||
)
|
)
|
||||||
fsm.act("DROP",
|
fsm.act("DROP",
|
||||||
depacketizer.source.ack.eq(1),
|
depacketizer.source.ack.eq(1),
|
||||||
If(depacketizer.source.stb & depacketizer.source.eop & depacketizer.source.ack,
|
If(depacketizer.source.stb &
|
||||||
|
depacketizer.source.eop &
|
||||||
|
depacketizer.source.ack,
|
||||||
NextState("IDLE")
|
NextState("IDLE")
|
||||||
)
|
)
|
||||||
)
|
)
|
||||||
|
|
|
@ -91,7 +91,9 @@ class LiteEthIPTX(Module):
|
||||||
)
|
)
|
||||||
fsm.act("DROP",
|
fsm.act("DROP",
|
||||||
packetizer.source.ack.eq(1),
|
packetizer.source.ack.eq(1),
|
||||||
If(packetizer.source.stb & packetizer.source.eop & packetizer.source.ack,
|
If(packetizer.source.stb &
|
||||||
|
packetizer.source.eop &
|
||||||
|
packetizer.source.ack,
|
||||||
NextState("IDLE")
|
NextState("IDLE")
|
||||||
)
|
)
|
||||||
)
|
)
|
||||||
|
@ -167,7 +169,9 @@ class LiteEthIPRX(Module):
|
||||||
)
|
)
|
||||||
fsm.act("DROP",
|
fsm.act("DROP",
|
||||||
depacketizer.source.ack.eq(1),
|
depacketizer.source.ack.eq(1),
|
||||||
If(depacketizer.source.stb & depacketizer.source.eop & depacketizer.source.ack,
|
If(depacketizer.source.stb &
|
||||||
|
depacketizer.source.eop &
|
||||||
|
depacketizer.source.ack,
|
||||||
NextState("IDLE")
|
NextState("IDLE")
|
||||||
)
|
)
|
||||||
)
|
)
|
||||||
|
|
|
@ -112,7 +112,9 @@ class LiteEthUDPRX(Module):
|
||||||
)
|
)
|
||||||
fsm.act("DROP",
|
fsm.act("DROP",
|
||||||
depacketizer.source.ack.eq(1),
|
depacketizer.source.ack.eq(1),
|
||||||
If(depacketizer.source.stb & depacketizer.source.eop & depacketizer.source.ack,
|
If(depacketizer.source.stb &
|
||||||
|
depacketizer.source.eop &
|
||||||
|
depacketizer.source.ack,
|
||||||
NextState("IDLE")
|
NextState("IDLE")
|
||||||
)
|
)
|
||||||
)
|
)
|
||||||
|
|
|
@ -33,13 +33,15 @@ class LiteEthUDPCrossbar(LiteEthCrossbar):
|
||||||
user_port = LiteEthUDPUserPort(dw)
|
user_port = LiteEthUDPUserPort(dw)
|
||||||
internal_port = LiteEthUDPUserPort(8)
|
internal_port = LiteEthUDPUserPort(8)
|
||||||
if dw != 8:
|
if dw != 8:
|
||||||
converter = Converter(eth_udp_user_description(user_port.dw), eth_udp_user_description(8))
|
converter = Converter(eth_udp_user_description(user_port.dw),
|
||||||
|
eth_udp_user_description(8))
|
||||||
self.submodules += converter
|
self.submodules += converter
|
||||||
self.comb += [
|
self.comb += [
|
||||||
Record.connect(user_port.sink, converter.sink),
|
Record.connect(user_port.sink, converter.sink),
|
||||||
Record.connect(converter.source, internal_port.sink)
|
Record.connect(converter.source, internal_port.sink)
|
||||||
]
|
]
|
||||||
converter = Converter(eth_udp_user_description(8), eth_udp_user_description(user_port.dw))
|
converter = Converter(eth_udp_user_description(8),
|
||||||
|
eth_udp_user_description(user_port.dw))
|
||||||
self.submodules += converter
|
self.submodules += converter
|
||||||
self.comb += [
|
self.comb += [
|
||||||
Record.connect(internal_port.source, converter.sink),
|
Record.connect(internal_port.source, converter.sink),
|
||||||
|
|
|
@ -23,7 +23,9 @@ class LiteEthCrossbar(Module):
|
||||||
|
|
||||||
# RX dispatch
|
# RX dispatch
|
||||||
sources = [port.source for port in self.users.values()]
|
sources = [port.source for port in self.users.values()]
|
||||||
self.submodules.dispatcher = Dispatcher(self.master.sink, sources, one_hot=True)
|
self.submodules.dispatcher = Dispatcher(self.master.sink,
|
||||||
|
sources,
|
||||||
|
one_hot=True)
|
||||||
cases = {}
|
cases = {}
|
||||||
cases["default"] = self.dispatcher.sel.eq(0)
|
cases["default"] = self.dispatcher.sel.eq(0)
|
||||||
for i, (k, v) in enumerate(self.users.items()):
|
for i, (k, v) in enumerate(self.users.items()):
|
||||||
|
|
|
@ -68,8 +68,12 @@ class LiteEthMACCore(Module, AutoCSR):
|
||||||
# Converters
|
# Converters
|
||||||
if dw != phy.dw:
|
if dw != phy.dw:
|
||||||
reverse = endianness == "big"
|
reverse = endianness == "big"
|
||||||
tx_converter = Converter(eth_phy_description(dw), eth_phy_description(phy.dw), reverse=reverse)
|
tx_converter = Converter(eth_phy_description(dw),
|
||||||
rx_converter = Converter(eth_phy_description(phy.dw), eth_phy_description(dw), reverse=reverse)
|
eth_phy_description(phy.dw),
|
||||||
|
reverse=reverse)
|
||||||
|
rx_converter = Converter(eth_phy_description(phy.dw),
|
||||||
|
eth_phy_description(dw),
|
||||||
|
reverse=reverse)
|
||||||
self.submodules += RenameClockDomains(tx_converter, "eth_tx")
|
self.submodules += RenameClockDomains(tx_converter, "eth_tx")
|
||||||
self.submodules += RenameClockDomains(rx_converter, "eth_rx")
|
self.submodules += RenameClockDomains(rx_converter, "eth_rx")
|
||||||
|
|
||||||
|
|
|
@ -89,7 +89,11 @@ class LiteEthPHYGMIICRG(Module, AutoCSR):
|
||||||
class LiteEthPHYGMII(Module, AutoCSR):
|
class LiteEthPHYGMII(Module, AutoCSR):
|
||||||
def __init__(self, clock_pads, pads, with_hw_init_reset=True):
|
def __init__(self, clock_pads, pads, with_hw_init_reset=True):
|
||||||
self.dw = 8
|
self.dw = 8
|
||||||
self.submodules.crg = LiteEthPHYGMIICRG(clock_pads, pads, with_hw_init_reset)
|
self.submodules.crg = LiteEthPHYGMIICRG(clock_pads,
|
||||||
self.submodules.tx = RenameClockDomains(LiteEthPHYGMIITX(pads), "eth_tx")
|
pads,
|
||||||
self.submodules.rx = RenameClockDomains(LiteEthPHYGMIIRX(pads), "eth_rx")
|
with_hw_init_reset)
|
||||||
|
self.submodules.tx = RenameClockDomains(LiteEthPHYGMIITX(pads),
|
||||||
|
"eth_tx")
|
||||||
|
self.submodules.rx = RenameClockDomains(LiteEthPHYGMIIRX(pads),
|
||||||
|
"eth_rx")
|
||||||
self.sink, self.source = self.tx.sink, self.rx.source
|
self.sink, self.source = self.tx.sink, self.rx.source
|
||||||
|
|
|
@ -15,7 +15,8 @@ class LiteEthPHYMIITX(Module):
|
||||||
|
|
||||||
if hasattr(pads, "tx_er"):
|
if hasattr(pads, "tx_er"):
|
||||||
self.sync += pads.tx_er.eq(0)
|
self.sync += pads.tx_er.eq(0)
|
||||||
converter = Converter(converter_description(8), converter_description(4))
|
converter = Converter(converter_description(8),
|
||||||
|
converter_description(4))
|
||||||
self.submodules += converter
|
self.submodules += converter
|
||||||
self.comb += [
|
self.comb += [
|
||||||
converter.sink.stb.eq(sink.stb),
|
converter.sink.stb.eq(sink.stb),
|
||||||
|
@ -42,7 +43,8 @@ class LiteEthPHYMIIRX(Module):
|
||||||
sop = FlipFlop(reset=1)
|
sop = FlipFlop(reset=1)
|
||||||
self.submodules += sop
|
self.submodules += sop
|
||||||
|
|
||||||
converter = Converter(converter_description(4), converter_description(8))
|
converter = Converter(converter_description(4),
|
||||||
|
converter_description(8))
|
||||||
converter = InsertReset(converter)
|
converter = InsertReset(converter)
|
||||||
self.submodules += converter
|
self.submodules += converter
|
||||||
|
|
||||||
|
|
|
@ -65,7 +65,8 @@ class TB(Module):
|
||||||
# test writes
|
# test writes
|
||||||
if test_writes:
|
if test_writes:
|
||||||
writes_datas = [j for j in range(16)]
|
writes_datas = [j for j in range(16)]
|
||||||
writes = etherbone.EtherboneWrites(base_addr=0x1000, datas=writes_datas)
|
writes = etherbone.EtherboneWrites(base_addr=0x1000,
|
||||||
|
datas=writes_datas)
|
||||||
record = etherbone.EtherboneRecord()
|
record = etherbone.EtherboneRecord()
|
||||||
record.writes = writes
|
record.writes = writes
|
||||||
record.reads = None
|
record.reads = None
|
||||||
|
@ -88,7 +89,8 @@ class TB(Module):
|
||||||
# test reads
|
# test reads
|
||||||
if test_reads:
|
if test_reads:
|
||||||
reads_addrs = [0x1000 + 4*j for j in range(16)]
|
reads_addrs = [0x1000 + 4*j for j in range(16)]
|
||||||
reads = etherbone.EtherboneReads(base_ret_addr=0x1000, addrs=reads_addrs)
|
reads = etherbone.EtherboneReads(base_ret_addr=0x1000,
|
||||||
|
addrs=reads_addrs)
|
||||||
record = etherbone.EtherboneRecord()
|
record = etherbone.EtherboneRecord()
|
||||||
record.writes = None
|
record.writes = None
|
||||||
record.reads = reads
|
record.reads = reads
|
||||||
|
|
|
@ -27,7 +27,9 @@ class ARPPacket(Packet):
|
||||||
def encode(self):
|
def encode(self):
|
||||||
header = 0
|
header = 0
|
||||||
for k, v in sorted(arp_header.items()):
|
for k, v in sorted(arp_header.items()):
|
||||||
value = merge_bytes(split_bytes(getattr(self, k), math.ceil(v.width/8)), "little")
|
value = merge_bytes(split_bytes(getattr(self, k),
|
||||||
|
math.ceil(v.width/8)),
|
||||||
|
"little")
|
||||||
header += (value << v.offset+(v.byte*8))
|
header += (value << v.offset+(v.byte*8))
|
||||||
for d in split_bytes(header, arp_header_len):
|
for d in split_bytes(header, arp_header_len):
|
||||||
self.insert(0, d)
|
self.insert(0, d)
|
||||||
|
|
|
@ -194,7 +194,9 @@ class EtherboneRecord(Packet):
|
||||||
self.set_reads(self.reads)
|
self.set_reads(self.reads)
|
||||||
header = 0
|
header = 0
|
||||||
for k, v in sorted(etherbone_record_header.items()):
|
for k, v in sorted(etherbone_record_header.items()):
|
||||||
value = merge_bytes(split_bytes(getattr(self, k), math.ceil(v.width/8)), "little")
|
value = merge_bytes(split_bytes(getattr(self, k),
|
||||||
|
math.ceil(v.width/8)),
|
||||||
|
"little")
|
||||||
header += (value << v.offset+(v.byte*8))
|
header += (value << v.offset+(v.byte*8))
|
||||||
for d in split_bytes(header, etherbone_record_header_len):
|
for d in split_bytes(header, etherbone_record_header_len):
|
||||||
self.insert(0, d)
|
self.insert(0, d)
|
||||||
|
|
|
@ -25,7 +25,9 @@ class ICMPPacket(Packet):
|
||||||
def encode(self):
|
def encode(self):
|
||||||
header = 0
|
header = 0
|
||||||
for k, v in sorted(icmp_header.items()):
|
for k, v in sorted(icmp_header.items()):
|
||||||
value = merge_bytes(split_bytes(getattr(self, k), math.ceil(v.width/8)), "little")
|
value = merge_bytes(split_bytes(getattr(self, k),
|
||||||
|
math.ceil(v.width/8)),
|
||||||
|
"little")
|
||||||
header += (value << v.offset+(v.byte*8))
|
header += (value << v.offset+(v.byte*8))
|
||||||
for d in split_bytes(header, icmp_header_len):
|
for d in split_bytes(header, icmp_header_len):
|
||||||
self.insert(0, d)
|
self.insert(0, d)
|
||||||
|
|
|
@ -44,7 +44,9 @@ class IPPacket(Packet):
|
||||||
def encode(self):
|
def encode(self):
|
||||||
header = 0
|
header = 0
|
||||||
for k, v in sorted(ipv4_header.items()):
|
for k, v in sorted(ipv4_header.items()):
|
||||||
value = merge_bytes(split_bytes(getattr(self, k), math.ceil(v.width/8)), "little")
|
value = merge_bytes(split_bytes(getattr(self, k),
|
||||||
|
math.ceil(v.width/8)),
|
||||||
|
"little")
|
||||||
header += (value << v.offset+(v.byte*8))
|
header += (value << v.offset+(v.byte*8))
|
||||||
for d in split_bytes(header, ipv4_header_len):
|
for d in split_bytes(header, ipv4_header_len):
|
||||||
self.insert(0, d)
|
self.insert(0, d)
|
||||||
|
|
|
@ -60,7 +60,9 @@ class MACPacket(Packet):
|
||||||
def encode_header(self):
|
def encode_header(self):
|
||||||
header = 0
|
header = 0
|
||||||
for k, v in sorted(mac_header.items()):
|
for k, v in sorted(mac_header.items()):
|
||||||
value = merge_bytes(split_bytes(getattr(self, k), math.ceil(v.width/8)), "little")
|
value = merge_bytes(split_bytes(getattr(self, k),
|
||||||
|
math.ceil(v.width/8)),
|
||||||
|
"little")
|
||||||
header += (value << v.offset+(v.byte*8))
|
header += (value << v.offset+(v.byte*8))
|
||||||
for d in split_bytes(header, mac_header_len):
|
for d in split_bytes(header, mac_header_len):
|
||||||
self.insert(0, d)
|
self.insert(0, d)
|
||||||
|
|
|
@ -25,7 +25,9 @@ class UDPPacket(Packet):
|
||||||
def encode(self):
|
def encode(self):
|
||||||
header = 0
|
header = 0
|
||||||
for k, v in sorted(udp_header.items()):
|
for k, v in sorted(udp_header.items()):
|
||||||
value = merge_bytes(split_bytes(getattr(self, k), math.ceil(v.width/8)), "little")
|
value = merge_bytes(split_bytes(getattr(self, k),
|
||||||
|
math.ceil(v.width/8)),
|
||||||
|
"little")
|
||||||
header += (value << v.offset+(v.byte*8))
|
header += (value << v.offset+(v.byte*8))
|
||||||
for d in split_bytes(header, udp_header_len):
|
for d in split_bytes(header, udp_header_len):
|
||||||
self.insert(0, d)
|
self.insert(0, d)
|
||||||
|
|
Loading…
Reference in New Issue