63 lines
1.6 KiB
Python
63 lines
1.6 KiB
Python
from migen.fhdl.structure import *
|
|
from migen.bus.simple import *
|
|
|
|
def phase_description(a, ba, d):
|
|
return Description(
|
|
(M_TO_S, "address", a),
|
|
(M_TO_S, "bank", ba),
|
|
(M_TO_S, "cas_n", 1),
|
|
(M_TO_S, "cke", 1),
|
|
(M_TO_S, "cs_n", 1),
|
|
(M_TO_S, "ras_n", 1),
|
|
(M_TO_S, "we_n", 1),
|
|
|
|
(M_TO_S, "wrdata", d),
|
|
(M_TO_S, "wrdata_en", 1),
|
|
(M_TO_S, "wrdata_mask", d//8),
|
|
|
|
(M_TO_S, "rddata_en", 1),
|
|
(S_TO_M, "rddata", d),
|
|
(S_TO_M, "rddata_valid", 1)
|
|
)
|
|
|
|
class Interface:
|
|
def __init__(self, a, ba, d, nphases=1):
|
|
self.pdesc = phase_description(a, ba, d)
|
|
self.phases = [SimpleInterface(self.pdesc) for i in range(nphases)]
|
|
for p in self.phases:
|
|
p.cas_n.reset = Constant(1)
|
|
p.cs_n.reset = Constant(1)
|
|
p.ras_n.reset = Constant(1)
|
|
p.we_n.reset = Constant(1)
|
|
|
|
# Returns pairs (DFI-mandated signal name, Migen signal object)
|
|
def get_standard_names(self, m2s=True, s2m=True):
|
|
r = []
|
|
add_suffix = len(self.phases) > 1
|
|
for n, phase in enumerate(self.phases):
|
|
for signal in self.pdesc.desc:
|
|
if (m2s and signal[0] == M_TO_S) or (s2m and signal[0] == S_TO_M):
|
|
if add_suffix:
|
|
if signal[0] == M_TO_S:
|
|
suffix = "_p" + str(n)
|
|
else:
|
|
suffix = "_w" + str(n)
|
|
else:
|
|
suffix = ""
|
|
r.append(("dfi_" + signal[1] + suffix, getattr(phase, signal[1])))
|
|
return r
|
|
|
|
def interconnect_stmts(master, slave):
|
|
r = []
|
|
for pm, ps in zip(master.phases, slave.phases):
|
|
r += simple_interconnect_stmts(master.pdesc, pm, [ps])
|
|
return r
|
|
|
|
class Interconnect:
|
|
def __init__(self, master, slave):
|
|
self.master = master
|
|
self.slave = slave
|
|
|
|
def get_fragment(self):
|
|
return Fragment(interconnect_stmts(self.master, self.slave))
|