mirror of https://github.com/YosysHQ/picorv32.git
Improved Xilinx example
This commit is contained in:
parent
abe0465753
commit
9df9d7ff90
|
@ -1,16 +1,14 @@
|
|||
tests/*.o
|
||||
firmware/firmware.bin
|
||||
firmware/firmware.elf
|
||||
firmware/firmware.hex
|
||||
firmware/firmware.map
|
||||
testbench.exe
|
||||
testbench_axi.exe
|
||||
testbench.vcd
|
||||
tests/*.o
|
||||
dhrystone/dhry.bin
|
||||
dhrystone/dhry.elf
|
||||
dhrystone/dhry.hex
|
||||
dhrystone/dhry.map
|
||||
dhrystone/*.d
|
||||
dhrystone/*.o
|
||||
fsm_encoding.os
|
||||
synth_vivado.log
|
||||
synth_vivado.v
|
||||
|
|
5
Makefile
5
Makefile
|
@ -32,13 +32,10 @@ tests/%.o: tests/%.S tests/riscv_test.h tests/test_macros.h
|
|||
riscv64-unknown-elf-gcc -m32 -march=RV32I -c -o $@ -DTEST_FUNC_NAME=$(notdir $(basename $<)) \
|
||||
-DTEST_FUNC_TXT='"$(notdir $(basename $<))"' -DTEST_FUNC_RET=$(notdir $(basename $<))_ret $<
|
||||
|
||||
synth_vivado:
|
||||
vivado -nojournal -log synth_vivado.log -mode batch -source synth_vivado.tcl
|
||||
|
||||
clean:
|
||||
rm -vrf $(TEST_OBJS) firmware/firmware.elf firmware/firmware.bin firmware/firmware.hex \
|
||||
firmware/firmware.map testbench.exe testbench.vcd .Xil fsm_encoding.os \
|
||||
synth_vivado.log synth_vivado_*.backup.log synth_vivado.v
|
||||
|
||||
.PHONY: test synth_vivado clean
|
||||
.PHONY: test test_axi clean
|
||||
|
||||
|
|
|
@ -0,0 +1,4 @@
|
|||
fsm_encoding.os
|
||||
synth_vivado.log
|
||||
synth_vivado_*.backup.log
|
||||
synth_vivado_syn.v
|
|
@ -1,10 +1,12 @@
|
|||
|
||||
# vivado -nojournal -log synth_vivado.log -mode batch -source synth_vivado.tcl
|
||||
|
||||
read_verilog picorv32.v
|
||||
read_verilog synth_vivado_soc.v
|
||||
read_verilog ../picorv32.v
|
||||
read_xdc synth_vivado.xdc
|
||||
|
||||
synth_design -part xc7a15t-csg324 -top picorv32_axi
|
||||
# synth_design -part xc7a15t-csg324 -top test_soc
|
||||
opt_design
|
||||
place_design
|
||||
route_design
|
||||
|
@ -12,5 +14,5 @@ route_design
|
|||
report_utilization
|
||||
report_timing
|
||||
|
||||
write_verilog -force synth_vivado.v
|
||||
write_verilog -force synth_vivado_syn.v
|
||||
|
|
@ -0,0 +1,58 @@
|
|||
`timescale 1 ns / 1 ps
|
||||
|
||||
module test_soc (
|
||||
input clk,
|
||||
input resetn,
|
||||
output trap,
|
||||
output [7:0] out_byte,
|
||||
output out_byte_en,
|
||||
|
||||
output monitor_valid,
|
||||
output [31:0] monitor_addr,
|
||||
output [31:0] monitor_data
|
||||
);
|
||||
parameter MEM_SIZE = 64*1024/4;
|
||||
|
||||
wire mem_valid;
|
||||
wire mem_instr;
|
||||
wire mem_ready;
|
||||
wire [31:0] mem_addr;
|
||||
wire [31:0] mem_wdata;
|
||||
wire [3:0] mem_wstrb;
|
||||
wire [31:0] mem_rdata;
|
||||
|
||||
picorv32 uut (
|
||||
.clk (clk ),
|
||||
.resetn (resetn ),
|
||||
.trap (trap ),
|
||||
.mem_valid(mem_valid),
|
||||
.mem_instr(mem_instr),
|
||||
.mem_ready(mem_ready),
|
||||
.mem_addr (mem_addr ),
|
||||
.mem_wdata(mem_wdata),
|
||||
.mem_wstrb(mem_wstrb),
|
||||
.mem_rdata(mem_rdata)
|
||||
);
|
||||
|
||||
assign monitor_valid = mem_valid;
|
||||
assign monitor_addr = mem_addr;
|
||||
assign monitor_data = mem_wstrb ? mem_wdata : mem_rdata;
|
||||
|
||||
reg [31:0] memory [0:MEM_SIZE-1];
|
||||
initial $readmemh("../firmware/firmware.hex", memory);
|
||||
|
||||
assign mem_ready = 1;
|
||||
assign mem_rdata = memory[mem_addr >> 2];
|
||||
|
||||
assign out_byte = mem_wdata[7:0];
|
||||
assign out_byte_en = mem_addr == 32'h1000_0000;
|
||||
|
||||
always @(posedge clk) begin
|
||||
if (mem_valid && (mem_addr >> 2) < MEM_SIZE) begin
|
||||
if (mem_wstrb[0]) memory[mem_addr >> 2][ 7: 0] <= mem_wdata[ 7: 0];
|
||||
if (mem_wstrb[1]) memory[mem_addr >> 2][15: 8] <= mem_wdata[15: 8];
|
||||
if (mem_wstrb[2]) memory[mem_addr >> 2][23:16] <= mem_wdata[23:16];
|
||||
if (mem_wstrb[3]) memory[mem_addr >> 2][31:24] <= mem_wdata[31:24];
|
||||
end
|
||||
end
|
||||
endmodule
|
Loading…
Reference in New Issue