mirror of https://github.com/YosysHQ/picorv32.git
Fixed dbg_ signals: no latches (formal verification doesn't like latches)
This commit is contained in:
parent
6a7ed87d1a
commit
fb3178c4b7
21
picorv32.v
21
picorv32.v
|
@ -597,13 +597,34 @@ module picorv32 #(
|
||||||
if (instr_timer) new_ascii_instr = "timer";
|
if (instr_timer) new_ascii_instr = "timer";
|
||||||
end
|
end
|
||||||
|
|
||||||
|
reg [63:0] q_dbg_ascii_instr;
|
||||||
|
reg [31:0] q_dbg_insn_imm;
|
||||||
|
reg [31:0] q_dbg_insn_opcode;
|
||||||
|
reg [4:0] q_dbg_insn_rs1;
|
||||||
|
reg [4:0] q_dbg_insn_rs2;
|
||||||
|
reg [4:0] q_dbg_insn_rd;
|
||||||
|
|
||||||
always @(posedge clk) begin
|
always @(posedge clk) begin
|
||||||
|
q_dbg_ascii_instr <= dbg_ascii_instr;
|
||||||
|
q_dbg_insn_imm <= dbg_insn_imm;
|
||||||
|
q_dbg_insn_opcode <= dbg_insn_opcode;
|
||||||
|
q_dbg_insn_rs1 <= dbg_insn_rs1;
|
||||||
|
q_dbg_insn_rs2 <= dbg_insn_rs2;
|
||||||
|
q_dbg_insn_rd <= dbg_insn_rd;
|
||||||
|
|
||||||
if (decoder_trigger && !decoder_pseudo_trigger) begin
|
if (decoder_trigger && !decoder_pseudo_trigger) begin
|
||||||
dbg_insn_addr <= next_pc;
|
dbg_insn_addr <= next_pc;
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
|
|
||||||
always @* begin
|
always @* begin
|
||||||
|
dbg_ascii_instr = q_dbg_ascii_instr;
|
||||||
|
dbg_insn_imm = q_dbg_insn_imm;
|
||||||
|
dbg_insn_opcode = q_dbg_insn_opcode;
|
||||||
|
dbg_insn_rs1 = q_dbg_insn_rs1;
|
||||||
|
dbg_insn_rs2 = q_dbg_insn_rs2;
|
||||||
|
dbg_insn_rd = q_dbg_insn_rd;
|
||||||
|
|
||||||
if (decoder_trigger_q && !decoder_pseudo_trigger_q) begin
|
if (decoder_trigger_q && !decoder_pseudo_trigger_q) begin
|
||||||
dbg_ascii_instr = new_ascii_instr;
|
dbg_ascii_instr = new_ascii_instr;
|
||||||
if (&mem_rdata_q[1:0])
|
if (&mem_rdata_q[1:0])
|
||||||
|
|
Loading…
Reference in New Issue