Free and open source SoC for Scanning Probe Microscopy
Go to file
Peter McGoron 0a9125355f disable test clock by default 2023-05-11 15:31:52 -04:00
creole@52279a9afc creole commits 2023-05-11 11:47:23 -04:00
doc properly name boot binary 2023-05-11 14:37:46 -04:00
firmware disable test clock by default 2023-05-11 15:31:52 -04:00
software fix DAC hanging (similar issue to ADC hanging) 2023-05-11 14:37:58 -04:00
.gitignore .gitignore 2023-04-18 15:48:18 -04:00
.gitmodules Revert "roll back to creole master" 2023-04-02 01:56:30 +00:00
COPYING add readme and COPYING 2022-09-17 00:35:47 -04:00
GUIDELINES.md GUIDELINES.md 2023-04-21 14:26:37 -04:00
README.md add SPI link 2022-09-17 00:37:42 -04:00

README.md

upsilon

Upsilon is a 100% free and open source STM/AFM controller for FPGAs.

Organization

The project is split into hardware (firmware), kernel (software), and client software (client).

Hardware uses Verilog, LiteX and F4PGA to implement the Soft CPU (Risc-V), hardware communication, PI control loop, image scanning, and tip autoapproach.

Kernel implements the network communication between the hardware and the client software.

The client software receives and interprets data from the hardware.

License

GNU GPL v3.0 or later. Other portions are dual licensed under the CERN OHL-v2-S, or permissive licenses: please view all COPYING files for more legal information.

See also