bench/uartbone: Update with LiteX change.

This commit is contained in:
Florent Kermarrec 2023-07-20 15:44:18 +02:00
parent b291032987
commit 39c0b0356c
6 changed files with 6 additions and 6 deletions

View File

@ -95,7 +95,7 @@ class BenchSoC(SoCCore):
# UARTBone ---------------------------------------------------------------------------------
if uart != "serial":
self.add_uartbone(name="serial", clk_freq=100e6, baudrate=115200, cd="uart")
self.add_uartbone(clk_freq=100e6, baudrate=115200, cd="uart")
# Etherbone --------------------------------------------------------------------------------
self.submodules.ethphy = LiteEthPHYMII(

View File

@ -86,7 +86,7 @@ class BenchSoC(SoCCore):
# UARTBone ---------------------------------------------------------------------------------
if uart != "serial":
self.add_uartbone(name="serial", clk_freq=100e6, baudrate=115200, cd="uart")
self.add_uartbone(clk_freq=100e6, baudrate=115200, cd="uart")
# Etherbone --------------------------------------------------------------------------------
self.submodules.ethphy = LiteEthPHYRGMII(

View File

@ -88,7 +88,7 @@ class BenchSoC(SoCCore):
# UARTBone ---------------------------------------------------------------------------------
if uart != "serial":
self.add_uartbone(name="serial", clk_freq=100e6, baudrate=115200, cd="uart")
self.add_uartbone(clk_freq=100e6, baudrate=115200, cd="uart")
# Etherbone --------------------------------------------------------------------------------
self.submodules.ethphy = LiteEthPHY(

View File

@ -105,7 +105,7 @@ class BenchSoC(SoCCore):
# UARTBone ---------------------------------------------------------------------------------
if uart != "serial":
self.add_uartbone(name="serial", clk_freq=100e6, baudrate=115200, cd="uart")
self.add_uartbone(clk_freq=100e6, baudrate=115200, cd="uart")
# Etherbone --------------------------------------------------------------------------------
self.submodules.ethphy = KU_1000BASEX(self.crg.cd_eth.clk,

View File

@ -103,7 +103,7 @@ class BenchSoC(SoCCore):
# UARTBone ---------------------------------------------------------------------------------
if uart != "serial":
self.add_uartbone(name="serial", clk_freq=100e6, baudrate=115200, cd="uart")
self.add_uartbone(clk_freq=100e6, baudrate=115200, cd="uart")
# Analyzer ---------------------------------------------------------------------------------
if with_analyzer:

View File

@ -260,7 +260,7 @@ class BaseSoC(SoCCore):
if dynamic_freq:
# UartBone -----------------------------------------------------------------------------
self.add_uartbone(name="serial", clk_freq=100e6, baudrate=1e6, cd="uart")
self.add_uartbone(clk_freq=100e6, baudrate=1e6, cd="uart")
else:
# Etherbone ----------------------------------------------------------------------------
self.submodules.ethphy = LiteEthPHYMII(