bench/ddr4_mr_gen.py: change default cl to 9 (cl value for sys_clk_freq=125e6).
This commit is contained in:
parent
4d1f4d5052
commit
9a50f6ece6
|
@ -10,7 +10,7 @@ import argparse
|
|||
|
||||
parser = argparse.ArgumentParser(description="DDR4 Mode Register settings generator for LiteDRAM.")
|
||||
parser.add_argument("--list", action="store_true", help="List supported DDR4 settings.")
|
||||
parser.add_argument("--cl", default="11", help="CAS Latency.")
|
||||
parser.add_argument("--cl", default="9", help="CAS Latency.")
|
||||
parser.add_argument("--cwl", default="9", help="CAS Write Latency.")
|
||||
parser.add_argument("--rtt_nom", default="40ohm", help="RTT_NOM value.")
|
||||
parser.add_argument("--rtt_wr", default="120ohm", help="RTT_WR value.")
|
||||
|
|
Loading…
Reference in New Issue