2016-03-22 20:42:35 -04:00
|
|
|
#!/usr/bin/env python3
|
2015-11-13 09:11:57 -05:00
|
|
|
from litex.gen import *
|
2015-09-07 07:28:02 -04:00
|
|
|
|
2015-11-13 09:11:57 -05:00
|
|
|
from litex.soc.interconnect import wishbone
|
2015-11-13 18:42:33 -05:00
|
|
|
from litex.soc.interconnect.stream_sim import *
|
2015-11-13 09:11:57 -05:00
|
|
|
|
2015-09-08 03:50:45 -04:00
|
|
|
from liteeth.common import *
|
|
|
|
from liteeth.core import LiteEthIPCore
|
2015-09-07 07:28:02 -04:00
|
|
|
|
2016-03-22 05:16:17 -04:00
|
|
|
from model import phy, mac, arp, ip
|
2015-09-07 07:28:02 -04:00
|
|
|
|
|
|
|
ip_address = 0x12345678
|
|
|
|
mac_address = 0x12345678abcd
|
|
|
|
|
|
|
|
|
|
|
|
class TB(Module):
|
|
|
|
def __init__(self):
|
|
|
|
self.submodules.phy_model = phy.PHY(8, debug=False)
|
|
|
|
self.submodules.mac_model = mac.MAC(self.phy_model, debug=False, loopback=False)
|
|
|
|
self.submodules.arp_model = arp.ARP(self.mac_model, mac_address, ip_address, debug=False)
|
|
|
|
self.submodules.ip_model = ip.IP(self.mac_model, mac_address, ip_address, debug=False, loopback=True)
|
|
|
|
|
|
|
|
self.submodules.ip = LiteEthIPCore(self.phy_model, mac_address, ip_address, 100000)
|
|
|
|
self.ip_port = self.ip.ip.crossbar.get_port(udp_protocol)
|
|
|
|
|
2016-03-21 14:30:47 -04:00
|
|
|
def main_generator(dut):
|
2016-03-22 20:42:35 -04:00
|
|
|
yield dut.ip_port.sink.valid.eq(1)
|
|
|
|
yield dut.ip_port.sink.last.eq(1)
|
|
|
|
yield dut.ip_port.sink.ip_address.eq(0x12345678)
|
|
|
|
yield dut.ip_port.sink.protocol.eq(udp_protocol)
|
2015-11-13 08:47:57 -05:00
|
|
|
|
2016-03-22 20:42:35 -04:00
|
|
|
yield dut.ip_port.source.ready.eq(1)
|
|
|
|
while not ((yield dut.ip_port.source.valid) and (yield dut.ip_port.source.last)):
|
2016-03-21 14:30:47 -04:00
|
|
|
yield
|
2016-03-22 20:42:35 -04:00
|
|
|
print("packet from IP 0x{:08x}".format((yield dut.ip_port.sink.ip_address)))
|
2015-09-07 07:28:02 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
2016-03-21 14:30:47 -04:00
|
|
|
tb = TB()
|
|
|
|
generators = {
|
|
|
|
"sys" : [main_generator(tb)],
|
|
|
|
"eth_tx": [tb.phy_model.phy_sink.generator(),
|
|
|
|
tb.phy_model.generator()],
|
|
|
|
"eth_rx": tb.phy_model.phy_source.generator()
|
|
|
|
}
|
|
|
|
clocks = {"sys": 10,
|
|
|
|
"eth_rx": 10,
|
|
|
|
"eth_tx": 10}
|
|
|
|
run_simulation(tb, generators, clocks, vcd_name="sim.vcd")
|