Prioritise overridden interrupts and memory regions
This commit is contained in:
parent
ec9bc578f2
commit
153c160670
|
@ -198,15 +198,15 @@ class PHYCore(SoCMini):
|
||||||
# MAC Core -----------------------------------------------------------------------------------------
|
# MAC Core -----------------------------------------------------------------------------------------
|
||||||
|
|
||||||
class MACCore(PHYCore):
|
class MACCore(PHYCore):
|
||||||
interrupt_map = {
|
interrupt_map = SoCCore.interrupt_map
|
||||||
|
interrupt_map.update({
|
||||||
"ethmac": 2,
|
"ethmac": 2,
|
||||||
}
|
})
|
||||||
interrupt_map.update(SoCCore.interrupt_map)
|
|
||||||
|
|
||||||
mem_map = {
|
mem_map = SoCCore.mem_map
|
||||||
|
mem_map.update({
|
||||||
"ethmac": 0x50000000
|
"ethmac": 0x50000000
|
||||||
}
|
})
|
||||||
mem_map.update(SoCCore.mem_map)
|
|
||||||
|
|
||||||
def __init__(self, phy, clk_freq, endianness):
|
def __init__(self, phy, clk_freq, endianness):
|
||||||
PHYCore.__init__(self, phy, clk_freq)
|
PHYCore.__init__(self, phy, clk_freq)
|
||||||
|
|
Loading…
Reference in New Issue