litescope/README

127 lines
4.4 KiB
Plaintext
Raw Normal View History

2015-09-07 05:49:54 -04:00
__ _ __ ____
/ / (_) /____ / __/______ ___ ___
/ /__/ / __/ -_)\ \/ __/ _ \/ _ \/ -_)
/____/_/\__/\__/___/\__/\___/ .__/\__/
/_/
2016-03-30 18:07:27 -04:00
Copyright 2012-2016 / EnjoyDigital
2015-09-07 05:49:54 -04:00
A small footprint and configurable embedded FPGA
logic analyzer core powered by Migen
[> Intro
---------
LiteScope is a small footprint and configurable embedded logic analyzer that you
can use in your FPGA and aims to provide a free, portable and flexible
alternative to vendor's solutions!
2015-11-13 17:55:12 -05:00
LiteScope is part of LiteX libraries whose aims are to lower entry level of
2015-10-24 08:13:31 -04:00
complex FPGA cores by providing simple, elegant and efficient implementations
2015-11-13 17:55:12 -05:00
of components used in today's SoC such as Ethernet, SATA, PCIe, SDRAM Controller...
2015-09-07 05:49:54 -04:00
The core uses simple and specific streaming buses and will provides in the future
adapters to use standardized AXI or Avalon-ST streaming buses.
Since Python is used to describe the HDL, the core is highly and easily
configurable.
2015-11-13 17:55:12 -05:00
LiteScope is built using LiteX and uses technologies developed in partnership with
M-Labs Ltd:
2015-09-07 05:49:54 -04:00
- Migen enables generating HDL with Python in an efficient way.
- MiSoC provides the basic blocks to build a powerful and small footprint SoC.
2015-11-13 17:55:12 -05:00
LiteScope can be used as LiteX library or can be integrated with your standard
2015-10-24 08:13:31 -04:00
design flow by generating the verilog rtl that you will use as a standard core.
2015-09-07 05:49:54 -04:00
[> Features
2015-10-24 08:13:31 -04:00
------------
- IO peek and poke with LiteScopeInOut
- Logic analyser with LiteScopeLogicAnalyzer:
2015-09-07 05:49:54 -04:00
- Various triggering modules: Term, Range, Edge (add yours! :)
- Run Length Encoder to "compress" data and increase recording depth
- Subsampling
- Storage qualifier
- Data storage in block rams
- Bridges:
- UART2Wishbone (provided by LiteScope)
- Ethernet2Wishbone ("Etherbone") (when used with LiteEth)
- PCIe2Wishbone (when used with LitePCIe)
2015-10-24 08:13:31 -04:00
- Exports formats: .vcd, .sr(sigrok), .csv, .py, etc...
[> Proven
----------
LiteScope has already been used to investigate issues on commercial and open-source designs.
2015-09-07 05:49:54 -04:00
[> Possible improvements
-------------------------
- add standardized interfaces (AXI, Avalon-ST)
- add protocols analyzers
- add signals injection/generation
- add storage in DRAM
2015-10-24 08:13:31 -04:00
- add storage in HDD with LiteSATA core
2015-09-07 05:49:54 -04:00
- ... See below Support and consulting :)
If you want to support these features, please contact us at florent [AT]
enjoy-digital.fr. You can also contact our partner on the public mailing list
devel [AT] lists.m-labs.hk.
[> Getting started
2015-10-24 08:13:31 -04:00
-------------------
2015-09-07 05:49:54 -04:00
1. Install Python3 and your vendor's software
2015-11-13 17:55:12 -05:00
2. Obtain LiteX and install it:
git clone https://github.com/enjoy-digital/litex --recursive
cd litex
2015-09-07 05:49:54 -04:00
python3 setup.py install
cd ..
2015-11-13 17:55:12 -05:00
3. Build and load test design:
2015-09-07 05:49:54 -04:00
go to example_designs/
./make.py -p [your_platform] all load-bitstream
Supported platforms are the ones already supported by Mibuild:
de0nano, m1, mixxeo, kc705, zedboard...
2015-11-13 17:55:12 -05:00
4. Test design:
2015-09-07 05:49:54 -04:00
go to test and run:
./make.py --port your_serial_port test_inout (will blink leds)
./make.py --port your_serial_port test_logic_analyzer (will capture counter)
2015-09-07 05:49:54 -04:00
tests can also be executed over Etherbone (provided with LiteEth):
./make.py --ip_address fpga_ip_address your_test
2015-09-07 05:49:54 -04:00
2015-10-24 08:13:31 -04:00
[> Simulations
---------------
TODO
2015-09-07 05:49:54 -04:00
2015-10-24 08:13:31 -04:00
[> Tests
---------
TODO
2015-09-07 05:49:54 -04:00
[> License
2015-10-24 08:13:31 -04:00
------------
LiteScope is released under the very permissive two-clause BSD license. Under
the terms of this license, you are authorized to use LiteScope for closed-source
2015-09-07 05:49:54 -04:00
proprietary designs.
Even though we do not require you to do so, those things are awesome, so please
do them if possible:
- tell us that you are using LiteScope
- cite LiteScope in publications related to research it has helped
- send us feedback and suggestions for improvements
- send us bug reports when something goes wrong
- send us the modifications and improvements you have done to LiteScope.
[> Support and consulting
--------------------------
We love open-source hardware and like sharing our designs with others.
LiteScope is mainly developed and maintained by EnjoyDigital.
If you would like to know more about LiteScope or if you are already a happy user
and would like to extend it for your needs, EnjoyDigital can provide standard
commercial support as well as consulting services.
So feel free to contact us, we'd love to work with you! (and eventually shorten
the list of the possible improvements :)
[> Contact
E-mail: florent [AT] enjoy-digital.fr