2020-11-26 00:54:11 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2020 Gwenhael Goavec-Merou <gwenhael.goavec-merou@trabucayre.com>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
|
|
|
|
|
|
|
import os
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
2022-10-27 10:58:55 -04:00
|
|
|
from litex.gen import LiteXModule
|
|
|
|
|
2020-11-26 00:54:11 -05:00
|
|
|
from litex_boards.platforms import redpitaya
|
|
|
|
|
|
|
|
from litex.soc.interconnect import axi
|
|
|
|
from litex.soc.interconnect import wishbone
|
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
|
|
|
from litex.soc.integration.soc_core import *
|
2022-10-20 10:35:57 -04:00
|
|
|
from litex.soc.integration.soc import SoCRegion
|
2020-11-26 00:54:11 -05:00
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
from litex.soc.cores.led import LedChaser
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
|
2022-10-27 10:58:55 -04:00
|
|
|
class _CRG(LiteXModule):
|
2020-11-26 00:54:11 -05:00
|
|
|
def __init__(self, platform, sys_clk_freq, use_ps7_clk=False):
|
2022-10-27 10:58:55 -04:00
|
|
|
self.rst = Signal()
|
|
|
|
self.cd_sys = ClockDomain()
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
if use_ps7_clk:
|
|
|
|
assert sys_clk_freq == 125e6
|
|
|
|
self.comb += ClockSignal("sys").eq(ClockSignal("ps7"))
|
|
|
|
self.comb += ResetSignal("sys").eq(ResetSignal("ps7") | self.rst)
|
|
|
|
else:
|
2022-10-27 10:58:55 -04:00
|
|
|
self.pll = pll = S7PLL(speedgrade=-1)
|
2020-11-26 00:54:11 -05:00
|
|
|
self.comb += pll.reset.eq(self.rst)
|
|
|
|
pll.register_clkin(platform.request(platform.default_clk_name), platform.default_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
2021-01-07 02:00:40 -05:00
|
|
|
platform.add_false_path_constraints(self.cd_sys.clk, pll.clkin) # Ignore sys_clk to pll.clkin path created by SoC's rst.
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
2021-07-06 17:39:37 -04:00
|
|
|
def __init__(self, board, sys_clk_freq=int(100e6), with_led_chaser=True, **kwargs):
|
2020-11-26 00:54:11 -05:00
|
|
|
platform = redpitaya.Platform(board)
|
|
|
|
|
2022-04-21 06:17:26 -04:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
use_ps7_clk = (kwargs.get("cpu_type", None) == "zynq7000")
|
|
|
|
sys_clk_freq = 125e6 if use_ps7_clk else sys_clk_freq
|
2022-10-27 10:58:55 -04:00
|
|
|
self.crg = _CRG(platform, sys_clk_freq, use_ps7_clk)
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2022-04-21 06:17:26 -04:00
|
|
|
if kwargs["uart_name"] == "serial":
|
|
|
|
kwargs["uart_name"] = "usb_uart"
|
2022-10-20 10:35:57 -04:00
|
|
|
if kwargs.get("cpu_type", None) == "zynq7000":
|
|
|
|
kwargs["integrated_sram_size"] = 0
|
|
|
|
kwargs["with_uart"] = False
|
|
|
|
self.mem_map = {
|
|
|
|
'csr': 0x43c0_0000, # Zynq GP0 default
|
|
|
|
}
|
2022-04-21 06:17:26 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on Zebboard", **kwargs)
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
# Zynq7000 Integration ---------------------------------------------------------------------
|
|
|
|
if kwargs.get("cpu_type", None) == "zynq7000":
|
|
|
|
# Get and set the pre-generated .xci FIXME: change location? add it to the repository?
|
|
|
|
os.system("wget https://kmf2.trabucayre.com/redpitaya_ps7.txt")
|
|
|
|
os.makedirs("xci", exist_ok=True)
|
|
|
|
os.system("cp redpitaya_ps7.txt xci/redpitaya_ps7.xci")
|
|
|
|
self.cpu.set_ps7_xci("xci/redpitaya_ps7.xci")
|
|
|
|
|
|
|
|
# Connect AXI GP0 to the SoC with base address of 0x43c00000 (default one)
|
|
|
|
wb_gp0 = wishbone.Interface()
|
|
|
|
self.submodules += axi.AXI2Wishbone(
|
|
|
|
axi = self.cpu.add_axi_gp_master(),
|
|
|
|
wishbone = wb_gp0,
|
|
|
|
base_address = 0x43c00000)
|
2022-04-21 09:32:19 -04:00
|
|
|
self.bus.add_master(master=wb_gp0)
|
2022-10-20 10:35:57 -04:00
|
|
|
self.bus.add_region("flash", SoCRegion(origin=0xFC00_0000, size=0x4_0000, mode="rwx"))
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
# Leds -------------------------------------------------------------------------------------
|
2021-07-06 17:39:37 -04:00
|
|
|
if with_led_chaser:
|
2022-10-27 10:58:55 -04:00
|
|
|
self.leds = LedChaser(
|
2021-07-06 17:39:37 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
|
|
|
|
def main():
|
2022-11-06 15:39:52 -05:00
|
|
|
from litex.build.parser import LiteXArgumentParser
|
2022-11-05 03:07:14 -04:00
|
|
|
parser = LiteXArgumentParser(platform=redpitaya.Platform, description="LiteX SoC on Zedboard")
|
|
|
|
parser.add_target_argument("--sys-clk-freq", default=100e6, help="System clock frequency.")
|
|
|
|
parser.add_target_argument("--board", default="redpitaya14", help="Board type (redpitaya14 or redpitaya16).")
|
2020-11-26 00:54:11 -05:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(
|
|
|
|
board = args.board,
|
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
2022-11-05 03:07:14 -04:00
|
|
|
**parser.soc_core_argdict
|
2020-11-26 00:54:11 -05:00
|
|
|
)
|
2022-11-05 03:07:14 -04:00
|
|
|
builder = Builder(soc, **parser.builder_argdict)
|
2022-05-06 09:14:32 -04:00
|
|
|
if args.build:
|
2022-11-05 03:07:14 -04:00
|
|
|
builder.build(**parser.toolchain_argdict)
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"), device=1)
|
2020-11-26 00:54:11 -05:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|