2020-01-25 06:00:57 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-01-31 03:13:36 -05:00
|
|
|
# This file is Copyright (c) 2020 Paul Sajna <sajattack@gmail.com>
|
2020-01-25 06:00:57 -05:00
|
|
|
# License: BSD
|
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2020-01-25 06:00:57 -05:00
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
2020-04-10 05:46:23 -04:00
|
|
|
from litex.build.io import DDROutput
|
|
|
|
|
2020-01-25 06:00:57 -05:00
|
|
|
from litex_boards.platforms import de10nano
|
|
|
|
|
2020-04-08 02:11:04 -04:00
|
|
|
from litex.soc.cores.clock import CycloneVPLL
|
2020-06-11 13:54:55 -04:00
|
|
|
from litex.soc.integration.soc import SoCRegion
|
2020-01-25 06:00:57 -05:00
|
|
|
from litex.soc.integration.soc_core import *
|
2020-01-29 16:59:57 -05:00
|
|
|
from litex.soc.integration.soc_sdram import *
|
2020-01-25 06:00:57 -05:00
|
|
|
from litex.soc.integration.builder import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2020-01-25 06:00:57 -05:00
|
|
|
|
2020-06-11 13:54:55 -04:00
|
|
|
from litedram.modules import AS4C32M16
|
2020-01-29 16:59:57 -05:00
|
|
|
from litedram.phy import GENSDRPHY
|
2020-01-25 06:00:57 -05:00
|
|
|
|
2020-06-08 06:05:58 -04:00
|
|
|
from litevideo.terminal.core import Terminal
|
|
|
|
|
2020-01-25 06:00:57 -05:00
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
2020-04-08 02:11:04 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq, with_sdram=False):
|
2020-01-25 06:00:57 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2020-03-24 14:59:42 -04:00
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
2020-06-08 06:05:58 -04:00
|
|
|
self.clock_domains.cd_vga = ClockDomain(reset_less=True)
|
2020-01-25 06:00:57 -05:00
|
|
|
# # #
|
|
|
|
|
|
|
|
# Clk / Rst
|
|
|
|
clk50 = platform.request("clk50")
|
|
|
|
|
|
|
|
# PLL
|
2020-04-08 02:11:04 -04:00
|
|
|
self.submodules.pll = pll = CycloneVPLL(speedgrade="-I7")
|
|
|
|
pll.register_clkin(clk50, 50e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
2020-06-08 06:05:58 -04:00
|
|
|
pll.create_clkout(self.cd_vga, 25e6)
|
2020-06-11 13:54:55 -04:00
|
|
|
|
2020-04-10 05:46:23 -04:00
|
|
|
# SDRAM clock
|
2020-01-31 03:29:02 -05:00
|
|
|
if with_sdram:
|
2020-04-10 05:46:23 -04:00
|
|
|
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), ClockSignal("sys_ps"))
|
2020-01-25 06:00:57 -05:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
2020-06-11 13:54:55 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(50e6), with_mister_sdram=False, with_mister_vga=False, **kwargs):
|
2020-01-29 16:59:57 -05:00
|
|
|
platform = de10nano.Platform()
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, clk_freq=sys_clk_freq, **kwargs)
|
2020-01-29 16:59:57 -05:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2020-06-11 13:54:55 -04:00
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq, with_sdram=with_mister_sdram)
|
2020-01-29 16:59:57 -05:00
|
|
|
|
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
2020-06-11 13:54:55 -04:00
|
|
|
if with_mister_sdram and not self.integrated_main_ram_size:
|
2020-01-31 03:29:02 -05:00
|
|
|
self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"))
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.sdrphy,
|
2020-06-11 13:54:55 -04:00
|
|
|
module = AS4C32M16(self.clk_freq, "1:1"),
|
2020-03-21 07:43:39 -04:00
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2020-01-29 16:59:57 -05:00
|
|
|
|
2020-06-11 13:54:55 -04:00
|
|
|
# VGA terminal -----------------------------------------------------------------------------
|
|
|
|
if with_mister_vga:
|
|
|
|
self.submodules.terminal = terminal = Terminal()
|
|
|
|
self.bus.add_slave("terminal", self.terminal.bus, region=SoCRegion(origin=0x30000000, size=0x10000))
|
|
|
|
vga_pads = platform.request("vga")
|
|
|
|
self.comb += [
|
|
|
|
vga_pads.vsync.eq(terminal.vsync),
|
|
|
|
vga_pads.hsync.eq(terminal.hsync),
|
|
|
|
vga_pads.red.eq(terminal.red[2:8]),
|
|
|
|
vga_pads.green.eq(terminal.green[2:8]),
|
|
|
|
vga_pads.blue.eq(terminal.blue[2:8])
|
|
|
|
]
|
|
|
|
|
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = Cat(*[platform.request("user_led", i) for i in range(8)]),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("leds")
|
2020-06-08 06:05:58 -04:00
|
|
|
|
2020-01-25 06:00:57 -05:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on DE10 Nano")
|
2020-05-05 09:11:38 -04:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
2020-01-25 06:00:57 -05:00
|
|
|
builder_args(parser)
|
2020-01-29 16:59:57 -05:00
|
|
|
soc_sdram_args(parser)
|
2020-06-11 13:54:55 -04:00
|
|
|
parser.add_argument("--with-mister-sdram", action="store_true", help="Enable SDRAM with MiSTer expansion board")
|
|
|
|
parser.add_argument("--with-mister-vga", action="store_true", help="Enable VGA with Mister expansion board")
|
2020-01-25 06:00:57 -05:00
|
|
|
args = parser.parse_args()
|
2020-06-11 13:54:55 -04:00
|
|
|
soc = BaseSoC(
|
|
|
|
with_mister_sdram = args.with_mister_sdram,
|
|
|
|
with_mister_vga = args.with_mister_vga,
|
|
|
|
**soc_sdram_argdict(args))
|
2020-01-25 06:00:57 -05:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-05-05 09:11:38 -04:00
|
|
|
builder.build(run=args.build)
|
2020-01-25 06:00:57 -05:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".sof"))
|
2020-01-25 06:00:57 -05:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|