Add fomu platform defs from mithro
This commit is contained in:
parent
44d01edab9
commit
10fc74fc3e
|
@ -0,0 +1,78 @@
|
|||
from litex.build.generic_platform import *
|
||||
from litex.build.lattice import LatticePlatform
|
||||
from litex.build.lattice.programmer import IceStormProgrammer
|
||||
|
||||
|
||||
_io = [
|
||||
("user_led_n", 0, Pins("41"), IOStandard("LVCMOS33")),
|
||||
# Color-specific aliases
|
||||
("user_ledb_n", 0, Pins("41"), IOStandard("LVCMOS33")),
|
||||
("user_ledr_n", 0, Pins("40"), IOStandard("LVCMOS33")),
|
||||
("user_ledg_n", 0, Pins("39"), IOStandard("LVCMOS33")),
|
||||
("user_btn_n", 0, Pins("42"), IOStandard("LVCMOS33")),
|
||||
("user_btn_n", 1, Pins("38"), IOStandard("LVCMOS33")),
|
||||
|
||||
("user_pad_n", 0, Pins("48"), IOStandard("LVCMOS33")),
|
||||
("user_pad_n", 1, Pins("47"), IOStandard("LVCMOS33")),
|
||||
("user_pad_n", 2, Pins("46"), IOStandard("LVCMOS33")),
|
||||
("user_pad_n", 3, Pins("45"), IOStandard("LVCMOS33")),
|
||||
|
||||
("pmod_n", 0, Pins("25"), IOStandard("LVCMOS33")),
|
||||
("pmod_n", 1, Pins("26"), IOStandard("LVCMOS33")),
|
||||
("pmod_n", 2, Pins("27"), IOStandard("LVCMOS33")), # These two pins are
|
||||
("pmod_n", 3, Pins("28"), IOStandard("LVCMOS33")), # swapped somehow.
|
||||
|
||||
("serial", 0,
|
||||
Subsignal("rx", Pins("21")),
|
||||
Subsignal("tx", Pins("13"), Misc("PULLUP")),
|
||||
IOStandard("LVCMOS33")
|
||||
),
|
||||
|
||||
("usb", 0,
|
||||
Subsignal("d_p", Pins("34")),
|
||||
Subsignal("d_n", Pins("37")),
|
||||
Subsignal("pullup", Pins("35")),
|
||||
IOStandard("LVCMOS33")
|
||||
),
|
||||
|
||||
("spiflash", 0,
|
||||
Subsignal("cs_n", Pins("16"), IOStandard("LVCMOS33")),
|
||||
Subsignal("clk", Pins("15"), IOStandard("LVCMOS33")),
|
||||
Subsignal("miso", Pins("17"), IOStandard("LVCMOS33")),
|
||||
Subsignal("mosi", Pins("14"), IOStandard("LVCMOS33")),
|
||||
Subsignal("wp", Pins("18"), IOStandard("LVCMOS33")),
|
||||
Subsignal("hold", Pins("19"), IOStandard("LVCMOS33")),
|
||||
),
|
||||
|
||||
("spiflash4x", 0,
|
||||
Subsignal("cs_n", Pins("16"), IOStandard("LVCMOS33")),
|
||||
Subsignal("clk", Pins("15"), IOStandard("LVCMOS33")),
|
||||
Subsignal("dq", Pins("14 17 19 18"), IOStandard("LVCMOS33")),
|
||||
),
|
||||
|
||||
("clk48", 0, Pins("44"), IOStandard("LVCMOS33"))
|
||||
]
|
||||
|
||||
_connectors = []
|
||||
|
||||
|
||||
class Platform(LatticePlatform):
|
||||
default_clk_name = "clk48"
|
||||
default_clk_period = 20.833
|
||||
|
||||
gateware_size = 0x20000
|
||||
|
||||
# FIXME: Create a "spi flash module" object in the same way we have SDRAM
|
||||
spiflash_model = "n25q32"
|
||||
spiflash_read_dummy_bits = 8
|
||||
spiflash_clock_div = 2
|
||||
spiflash_total_size = int((16/8)*1024*1024) # 16Mbit
|
||||
spiflash_page_size = 256
|
||||
spiflash_sector_size = 0x10000
|
||||
|
||||
def __init__(self):
|
||||
LatticePlatform.__init__(self, "ice40-up5k-sg48", _io, _connectors,
|
||||
toolchain="icestorm")
|
||||
|
||||
def create_programmer(self):
|
||||
return IceStormProgrammer()
|
|
@ -0,0 +1,79 @@
|
|||
from litex.build.generic_platform import *
|
||||
from litex.build.lattice import LatticePlatform
|
||||
from litex.build.lattice.programmer import IceStormProgrammer
|
||||
|
||||
|
||||
_io = [
|
||||
("rgb_led", 0,
|
||||
Subsignal("r", Pins("C5")),
|
||||
Subsignal("g", Pins("B5")),
|
||||
Subsignal("b", Pins("A5")),
|
||||
IOStandard("LVCMOS33")
|
||||
),
|
||||
|
||||
|
||||
("usb", 0,
|
||||
Subsignal("d_p", Pins("A4")),
|
||||
Subsignal("d_n", Pins("A2")),
|
||||
Subsignal("pullup", Pins("D5")),
|
||||
IOStandard("LVCMOS33")
|
||||
),
|
||||
|
||||
("clk48", 0, Pins("F5"), IOStandard("LVCMOS33")),
|
||||
|
||||
# Adesto AT25SF161 - 16-Mbit - 2 megabyte
|
||||
# Supports SPI Modes 0 and 3
|
||||
# Supports Dual and Quad Output Read
|
||||
#
|
||||
("spiflash", 0,
|
||||
Subsignal("cs_n", Pins("C1"), IOStandard("LVCMOS33")),
|
||||
Subsignal("clk", Pins("D1"), IOStandard("LVCMOS33")),
|
||||
Subsignal("mosi", Pins("F1"), IOStandard("LVCMOS33")),
|
||||
Subsignal("miso", Pins("E1"), IOStandard("LVCMOS33")),
|
||||
),
|
||||
]
|
||||
|
||||
spiflash = [
|
||||
]
|
||||
|
||||
_connectors = [
|
||||
# Pins
|
||||
# Pin 1 - F4 - Outside full square
|
||||
# Pin 2 - E5
|
||||
# Pin 3 - E4
|
||||
# Pin 4 - F2 - Near notch on bottom
|
||||
("pins", "F4 E5 E4 F2"),
|
||||
]
|
||||
|
||||
# The ICE40UP5K-B-EVN does not use the provided FT2232H chip to provide a
|
||||
# UART port. One must use their own USB-to-serial cable instead to get a UART.
|
||||
# Using the second 6-pin PMOD port. Follows Digilent PMOD Specification Type 4,
|
||||
# so e.g. PMOD USBUART can be used.
|
||||
pins_serial = [
|
||||
("serial", 0,
|
||||
Subsignal("rx", Pins("pins:1")),
|
||||
Subsignal("tx", Pins("pins:2")),
|
||||
IOStandard("LVCMOS33"),
|
||||
),
|
||||
]
|
||||
|
||||
class Platform(LatticePlatform):
|
||||
default_clk_name = "clk48"
|
||||
default_clk_period = 20.833
|
||||
|
||||
gateware_size = 0x20000
|
||||
|
||||
# FIXME: Create a "spi flash module" object in the same way we have SDRAM
|
||||
spiflash_model = "n25q32"
|
||||
spiflash_read_dummy_bits = 8
|
||||
spiflash_clock_div = 2
|
||||
spiflash_total_size = int((16/8)*1024*1024) # 16Mbit, 1megabytes
|
||||
spiflash_page_size = 256
|
||||
spiflash_sector_size = 0x10000
|
||||
|
||||
def __init__(self):
|
||||
LatticePlatform.__init__(
|
||||
self, "ice40-up5k-uwg30", _io, _connectors, toolchain="icestorm")
|
||||
|
||||
def create_programmer(self):
|
||||
return IceStormProgrammer()
|
Loading…
Reference in New Issue