2011-12-16 15:30:14 -05:00
|
|
|
from migen.fhdl.structure import *
|
2011-12-16 10:02:55 -05:00
|
|
|
|
2011-12-08 15:19:40 -05:00
|
|
|
class Inst:
|
|
|
|
def __init__(self, w):
|
|
|
|
self.w = w
|
|
|
|
|
2011-12-18 15:54:28 -05:00
|
|
|
self.start_i = Signal()
|
|
|
|
self.dividend_i = Signal(BV(w))
|
|
|
|
self.divisor_i = Signal(BV(w))
|
|
|
|
self.ready_o = Signal()
|
|
|
|
self.quotient_o = Signal(BV(w))
|
|
|
|
self.remainder_o = Signal(BV(w))
|
2011-12-08 15:19:40 -05:00
|
|
|
|
2011-12-16 10:02:55 -05:00
|
|
|
def get_fragment(self):
|
2011-12-18 15:47:48 -05:00
|
|
|
w = self.w
|
|
|
|
|
|
|
|
qr = Signal(BV(2*w))
|
|
|
|
counter = Signal(BV(bits_for(w)))
|
|
|
|
divisor_r = Signal(BV(w))
|
|
|
|
diff = Signal(BV(w+1))
|
|
|
|
|
2011-12-08 15:19:40 -05:00
|
|
|
comb = [
|
2011-12-18 15:47:48 -05:00
|
|
|
self.quotient_o.eq(qr[:w]),
|
|
|
|
self.remainder_o.eq(qr[w:]),
|
|
|
|
self.ready_o.eq(counter == Constant(0, counter.bv)),
|
|
|
|
diff.eq(self.remainder_o - divisor_r)
|
2011-12-08 15:19:40 -05:00
|
|
|
]
|
|
|
|
sync = [
|
2011-12-16 15:30:14 -05:00
|
|
|
If(self.start_i,
|
2011-12-18 15:47:48 -05:00
|
|
|
counter.eq(w),
|
|
|
|
qr.eq(self.dividend_i),
|
|
|
|
divisor_r.eq(self.divisor_i)
|
2011-12-16 15:30:14 -05:00
|
|
|
).Elif(~self.ready_o,
|
2011-12-18 15:47:48 -05:00
|
|
|
If(diff[w],
|
|
|
|
qr.eq(Cat(0, qr[:2*w-1]))
|
2011-12-16 15:30:14 -05:00
|
|
|
).Else(
|
2011-12-18 15:47:48 -05:00
|
|
|
qr.eq(Cat(1, qr[:w-1], diff[:w]))
|
2011-12-16 15:30:14 -05:00
|
|
|
),
|
2011-12-18 15:47:48 -05:00
|
|
|
counter.eq(counter - Constant(1, counter.bv))
|
2011-12-16 15:30:14 -05:00
|
|
|
)
|
2011-12-08 15:19:40 -05:00
|
|
|
]
|
2011-12-16 15:30:14 -05:00
|
|
|
return Fragment(comb, sync)
|