litex/misoclib/cpu/lm32/__init__.py

62 lines
1.6 KiB
Python
Raw Normal View History

import os
2013-05-22 11:10:13 -04:00
from migen.fhdl.std import *
2011-12-13 11:33:12 -05:00
from migen.bus import wishbone
class LM32(Module):
def __init__(self, platform, eba_reset):
2012-02-15 10:55:13 -05:00
self.ibus = i = wishbone.Interface()
self.dbus = d = wishbone.Interface()
2012-11-29 17:38:04 -05:00
self.interrupt = Signal(32)
###
i_adr_o = Signal(32)
d_adr_o = Signal(32)
2013-11-25 06:09:16 -05:00
self.specials += Instance("lm32_cpu",
p_eba_reset=Instance.PreformattedParam("32'h{:08x}".format(eba_reset)),
i_clk_i=ClockSignal(),
i_rst_i=ResetSignal(),
2014-10-17 05:14:35 -04:00
2013-11-25 06:09:16 -05:00
i_interrupt=self.interrupt,
2014-10-17 05:14:35 -04:00
2013-11-25 06:09:16 -05:00
o_I_ADR_O=i_adr_o,
o_I_DAT_O=i.dat_w,
o_I_SEL_O=i.sel,
o_I_CYC_O=i.cyc,
o_I_STB_O=i.stb,
o_I_WE_O=i.we,
o_I_CTI_O=i.cti,
o_I_BTE_O=i.bte,
i_I_DAT_I=i.dat_r,
i_I_ACK_I=i.ack,
i_I_ERR_I=i.err,
i_I_RTY_I=0,
2014-10-17 05:14:35 -04:00
2013-11-25 06:09:16 -05:00
o_D_ADR_O=d_adr_o,
o_D_DAT_O=d.dat_w,
o_D_SEL_O=d.sel,
o_D_CYC_O=d.cyc,
o_D_STB_O=d.stb,
o_D_WE_O=d.we,
o_D_CTI_O=d.cti,
o_D_BTE_O=d.bte,
i_D_DAT_I=d.dat_r,
i_D_ACK_I=d.ack,
i_D_ERR_I=d.err,
i_D_RTY_I=0)
2011-12-13 11:33:12 -05:00
self.comb += [
self.ibus.adr.eq(i_adr_o[2:]),
self.dbus.adr.eq(d_adr_o[2:])
2011-12-13 11:33:12 -05:00
]
# add Verilog sources
platform.add_sources(os.path.join("extcores", "lm32", "submodule", "rtl"),
"lm32_cpu.v", "lm32_instruction_unit.v", "lm32_decoder.v",
"lm32_load_store_unit.v", "lm32_adder.v", "lm32_addsub.v", "lm32_logic_op.v",
"lm32_shifter.v", "lm32_multiplier.v", "lm32_mc_arithmetic.v",
"lm32_interrupt.v", "lm32_ram.v", "lm32_dp_ram.v", "lm32_icache.v",
"lm32_dcache.v", "lm32_debug.v", "lm32_itlb.v", "lm32_dtlb.v")
platform.add_verilog_include_path(os.path.join("extcores", "lm32"))