litex/doc/source/home_page_layout.html

28 lines
1.8 KiB
HTML
Raw Normal View History

2015-01-27 15:08:24 -05:00
<img alt="./_static/LiteScope_logo_full.png" src="_static/LiteScope_logo_full.png">
<h3>A small footprint and configurable embedded FPGA logic analyzer core</b>.</h3>
<div class="container" style="width:100%;margin-bottom:10px;">
<div class="one-third-container" style="width:32%; display:inline-block;">
<div class="signpost" style="display:inline-block; vertical-align:text-top; margin-left:5px;margin-right:5px;">
<div class="signpost-heading" style="font-size:2em; font-style:bold; margin-bottom:10px;">Small footprint</div>
<div class="signpost-body" style=""><p>Thanks to simple and efficient Migen's building blocks and the KISS principe used to develop this core, LiteScope footprint is really small!</p></div>
</div>
</div>
<div class="one-third-container" style="width:32%; display:inline-block; font-style:bold;">
<div class="signpost" style="display:inline-block; vertical-align:text-top; margin-left:5px;margin-right:5px;">
<div class="signpost-heading" style="font-size:2em; font-style:bold; margin-bottom:10px;">Configurable</div>
<div class="signpost-body" style=""><p>LiteScope generates HDL using Migen as a Python meta-language. The core is then easily configurable to fit user's needs! (Data width, storage depth, storage qualifier and so on...)</p></div>
</div>
</div>
<div class="one-third-container" style="width:32%; display:inline-block; font-style:bold;">
<div class="signpost" style="display:inline-block; vertical-align:text-top; margin-left:5px; margin-right:5px;">
<div class="signpost-heading" style="font-size:2em; font-style:bold; margin-bottom:10px;">Portable</div>
<div class="signpost-body" style=""><p>Liscope can target all FPGAs regardless of the vendor, so you keep
your debug methology accross all the FPGA designs you are developing!</p></div>
</div>
</div>
</div>