2011-12-16 15:30:14 -05:00
|
|
|
from migen.fhdl.structure import *
|
2011-12-05 11:43:56 -05:00
|
|
|
|
2012-10-15 15:21:59 -04:00
|
|
|
def regprefix(prefix, registers):
|
|
|
|
for register in registers:
|
|
|
|
register.name = prefix + register.name
|
|
|
|
return registers
|
|
|
|
|
2013-02-25 17:14:15 -05:00
|
|
|
def memprefix(prefix, memories):
|
|
|
|
for memory in memories:
|
|
|
|
memory.name_override = prefix + memory.name_override
|
|
|
|
return memories
|
|
|
|
|
2012-02-06 07:55:50 -05:00
|
|
|
class RegisterRaw:
|
|
|
|
def __init__(self, name, size=1):
|
2011-12-05 11:43:56 -05:00
|
|
|
self.name = name
|
2012-02-06 07:55:50 -05:00
|
|
|
self.size = size
|
|
|
|
self.re = Signal()
|
2012-11-29 15:22:38 -05:00
|
|
|
self.r = Signal(self.size)
|
|
|
|
self.w = Signal(self.size)
|
2011-12-05 11:43:56 -05:00
|
|
|
|
|
|
|
(READ_ONLY, WRITE_ONLY, READ_WRITE) = range(3)
|
|
|
|
|
|
|
|
class Field:
|
2012-10-08 12:43:18 -04:00
|
|
|
def __init__(self, name, size=1, access_bus=READ_WRITE, access_dev=READ_ONLY, reset=0, atomic_write=False):
|
2011-12-05 11:43:56 -05:00
|
|
|
self.name = name
|
|
|
|
self.size = size
|
|
|
|
self.access_bus = access_bus
|
|
|
|
self.access_dev = access_dev
|
2012-11-29 15:22:38 -05:00
|
|
|
self.storage = Signal(self.size, reset=reset)
|
2012-10-08 12:43:18 -04:00
|
|
|
self.atomic_write = atomic_write
|
2012-02-15 12:23:31 -05:00
|
|
|
if self.access_bus == READ_ONLY and self.access_dev == WRITE_ONLY:
|
2012-11-29 15:22:38 -05:00
|
|
|
self.w = Signal(self.size)
|
2012-02-15 12:23:31 -05:00
|
|
|
else:
|
|
|
|
if self.access_dev == READ_ONLY or self.access_dev == READ_WRITE:
|
2012-12-05 10:40:44 -05:00
|
|
|
self.r = Signal(self.size, reset=reset)
|
2012-02-15 12:23:31 -05:00
|
|
|
if self.access_dev == WRITE_ONLY or self.access_dev == READ_WRITE:
|
2012-11-29 15:22:38 -05:00
|
|
|
self.w = Signal(self.size)
|
2012-02-15 12:23:31 -05:00
|
|
|
self.we = Signal()
|
2012-02-06 07:55:50 -05:00
|
|
|
|
|
|
|
class RegisterFields:
|
2012-10-09 13:07:53 -04:00
|
|
|
def __init__(self, name, fields):
|
2012-02-06 07:55:50 -05:00
|
|
|
self.name = name
|
|
|
|
self.fields = fields
|
|
|
|
|
|
|
|
class RegisterField(RegisterFields):
|
2012-10-08 12:43:18 -04:00
|
|
|
def __init__(self, name, size=1, access_bus=READ_WRITE, access_dev=READ_ONLY, reset=0, atomic_write=False):
|
|
|
|
self.field = Field(name, size, access_bus, access_dev, reset, atomic_write)
|
2012-12-18 08:54:33 -05:00
|
|
|
RegisterFields.__init__(self, name, [self.field])
|
2012-02-06 10:15:27 -05:00
|
|
|
|
2012-10-08 12:43:18 -04:00
|
|
|
(ALIAS_NON_ATOMIC, ALIAS_ATOMIC_HOLD, ALIAS_ATOMIC_COMMIT) = range(3)
|
|
|
|
|
2012-02-06 10:15:27 -05:00
|
|
|
class FieldAlias:
|
2012-10-08 12:43:18 -04:00
|
|
|
def __init__(self, mode, f, start, end, commit_list):
|
|
|
|
self.mode = mode
|
2012-02-06 10:15:27 -05:00
|
|
|
self.size = end - start
|
|
|
|
self.access_bus = f.access_bus
|
|
|
|
self.access_dev = f.access_dev
|
2012-10-08 12:43:18 -04:00
|
|
|
if mode == ALIAS_ATOMIC_HOLD:
|
2012-11-29 15:22:38 -05:00
|
|
|
self.storage = Signal(end-start, name="atomic_hold")
|
2012-10-08 12:43:18 -04:00
|
|
|
self.commit_to = f.storage[start:end]
|
|
|
|
else:
|
|
|
|
self.storage = f.storage[start:end]
|
|
|
|
if mode == ALIAS_ATOMIC_COMMIT:
|
|
|
|
self.commit_list = commit_list
|
|
|
|
else:
|
|
|
|
self.commit_list = []
|
2012-02-06 10:15:27 -05:00
|
|
|
# device access is through the original field
|
|
|
|
|
|
|
|
def expand_description(description, busword):
|
|
|
|
d = []
|
|
|
|
for reg in description:
|
|
|
|
if isinstance(reg, RegisterRaw):
|
|
|
|
if reg.size > busword:
|
|
|
|
raise ValueError("Raw register larger than a bus word")
|
|
|
|
d.append(reg)
|
|
|
|
elif isinstance(reg, RegisterFields):
|
|
|
|
f = []
|
2012-10-08 12:43:18 -04:00
|
|
|
offset = 0
|
|
|
|
totalsize = 0
|
2012-02-06 10:15:27 -05:00
|
|
|
for field in reg.fields:
|
2012-10-08 12:43:18 -04:00
|
|
|
offset += field.size
|
|
|
|
totalsize += field.size
|
|
|
|
if offset > busword:
|
2012-05-21 16:55:23 -04:00
|
|
|
# add padding
|
|
|
|
padding = busword - (totalsize % busword)
|
2012-10-08 12:43:18 -04:00
|
|
|
if padding != busword:
|
|
|
|
totalsize += padding
|
|
|
|
offset += padding
|
2012-05-21 16:55:23 -04:00
|
|
|
|
2012-02-06 10:15:27 -05:00
|
|
|
top = field.size
|
2012-10-08 12:43:18 -04:00
|
|
|
commit_list = []
|
|
|
|
while offset > busword:
|
|
|
|
if field.atomic_write:
|
|
|
|
if offset - busword > busword:
|
|
|
|
mode = ALIAS_ATOMIC_HOLD
|
|
|
|
else:
|
|
|
|
# last iteration
|
|
|
|
mode = ALIAS_ATOMIC_COMMIT
|
|
|
|
else:
|
|
|
|
mode = ALIAS_NON_ATOMIC
|
|
|
|
|
|
|
|
slice1 = busword - offset + top
|
|
|
|
slice2 = min(offset - busword, busword)
|
2012-02-06 10:15:27 -05:00
|
|
|
if slice1:
|
2012-10-08 12:43:18 -04:00
|
|
|
alias = FieldAlias(mode, field, top - slice1, top, commit_list)
|
|
|
|
f.append(alias)
|
|
|
|
if mode == ALIAS_ATOMIC_HOLD:
|
|
|
|
commit_list.append(alias)
|
2012-02-06 10:15:27 -05:00
|
|
|
top -= slice1
|
|
|
|
d.append(RegisterFields(reg.name, f))
|
2012-10-08 12:43:18 -04:00
|
|
|
alias = FieldAlias(mode, field, top - slice2, top, commit_list)
|
|
|
|
f = [alias]
|
|
|
|
if mode == ALIAS_ATOMIC_HOLD:
|
|
|
|
commit_list.append(alias)
|
2012-02-06 10:15:27 -05:00
|
|
|
top -= slice2
|
2012-10-08 12:43:18 -04:00
|
|
|
offset -= busword
|
2012-02-06 10:15:27 -05:00
|
|
|
else:
|
|
|
|
f.append(field)
|
|
|
|
if f:
|
2012-10-09 13:07:53 -04:00
|
|
|
d.append(RegisterFields(reg.name, f))
|
2012-02-06 10:15:27 -05:00
|
|
|
else:
|
|
|
|
raise TypeError
|
|
|
|
return d
|