soc/cores: use reset_less on datapath/configuration CSRStorages.

This commit is contained in:
Florent Kermarrec 2020-04-06 13:16:13 +02:00
parent a67ab41835
commit 0f352cd648
6 changed files with 14 additions and 14 deletions

View File

@ -157,8 +157,8 @@ class XilinxClocking(Module, AutoCSR):
self.drp_read = CSR()
self.drp_write = CSR()
self.drp_drdy = CSRStatus()
self.drp_adr = CSRStorage(7)
self.drp_dat_w = CSRStorage(16)
self.drp_adr = CSRStorage(7, reset_less=True)
self.drp_dat_w = CSRStorage(16, reset_less=True)
self.drp_dat_r = CSRStatus(16)
# # #

View File

@ -18,8 +18,8 @@ class ICAP(Module, AutoCSR):
reloaded from SPI Flash by writing 0x00000000 at address @0x4.
"""
def __init__(self, simulation=False):
self.addr = CSRStorage(5, description="ICAP Write Address.")
self.data = CSRStorage(32, description="ICAP Write Data.")
self.addr = CSRStorage(5, reset_less=True, description="ICAP Write Address.")
self.data = CSRStorage(32, reset_less=True, description="ICAP Write Data.")
self.send = CSRStorage(description="ICAP Control.\n\n Write ``1`` send a write command to the ICAP.")
self.done = CSRStatus(reset=1, description="ICAP Status.\n\n Write command done when read as ``1``.")
@ -91,7 +91,7 @@ class ICAPBitstream(Module, AutoCSR):
the ICAPE2.
"""
def __init__(self, fifo_depth=8, icap_clk_div=4, simulation=False):
self.sink_data = CSRStorage(32)
self.sink_data = CSRStorage(32, reset_less=True)
self.sink_ready = CSRStatus()
# # #

View File

@ -25,7 +25,7 @@ class PWM(Module, AutoCSR):
# # #
counter = Signal(32)
counter = Signal(32, reset_less=True)
sync = getattr(self.sync, clock_domain)
sync += [
@ -36,7 +36,7 @@ class PWM(Module, AutoCSR):
).Else(
pwm.eq(0)
),
If(counter == (self.period - 1),
If(counter >= (self.period - 1),
counter.eq(0)
)
).Else(
@ -51,10 +51,10 @@ class PWM(Module, AutoCSR):
def add_csr(self, clock_domain):
self._enable = CSRStorage(description="""PWM Enable.\n
Write ``1`` to enable PWM.""")
self._width = CSRStorage(32, description="""PWM Width.\n
self._width = CSRStorage(32, reset_less=True, description="""PWM Width.\n
Defines the *Duty cycle* of the PWM. PWM is active high for *Width* ``{cd}_clk`` cycles and
active low for *Period - Width* ``{cd}_clk`` cycles.""".format(cd=clock_domain))
self._period = CSRStorage(32, description="""PWM Period.\n
self._period = CSRStorage(32, reset_less=True, description="""PWM Period.\n
Defines the *Period* of the PWM in ``{cd}_clk`` cycles.""".format(cd=clock_domain))
n = 0 if clock_domain == "sys" else 2

View File

@ -131,7 +131,7 @@ class SPIMaster(Module, AutoCSR):
self._status = CSRStatus(fields=[
CSRField("done", size=1, offset=0, description="SPI Xfer done when read as ``1``.")
], description="SPI Status.")
self._mosi = CSRStorage(self.data_width, description="SPI MOSI data (MSB-first serialization).")
self._mosi = CSRStorage(self.data_width, reset_less=True, description="SPI MOSI data (MSB-first serialization).")
self._miso = CSRStatus(self.data_width, description="SPI MISO data (MSB-first de-serialization).")
self._cs = CSRStorage(fields=[
CSRField("sel", len(self.cs), reset=1, description="Write ``1`` to corresponding bit to enable Xfer for chip.")

View File

@ -88,7 +88,7 @@ class SpiFlashDualQuad(SpiFlashCommon, AutoCSR):
assert spi_width >= 2
if with_bitbang:
self.bitbang = CSRStorage(4, fields=[
self.bitbang = CSRStorage(4, reset_less=True, fields=[
CSRField("mosi", description="Output value for MOSI pin, valid whenever ``dir`` is ``0``."),
CSRField("clk", description="Output value for SPI CLK pin."),
CSRField("cs_n", description="Output value for SPI CSn pin."),
@ -229,7 +229,7 @@ class SpiFlashSingle(SpiFlashCommon, AutoCSR):
self.bus = bus = wishbone.Interface()
if with_bitbang:
self.bitbang = CSRStorage(4, fields=[
self.bitbang = CSRStorage(4, reset_less=True, fields=[
CSRField("mosi", description="Output value for SPI MOSI pin."),
CSRField("clk", description="Output value for SPI CLK pin."),
CSRField("cs_n", description="Output value for SPI CSn pin."),

View File

@ -114,8 +114,8 @@ class XADC(Module, AutoCSR):
self.drp_read = CSR()
self.drp_write = CSR()
self.drp_drdy = CSRStatus()
self.drp_adr = CSRStorage(7)
self.drp_dat_w = CSRStorage(16)
self.drp_adr = CSRStorage(7, reset_less=True)
self.drp_dat_w = CSRStorage(16, reset_less=True)
self.drp_dat_r = CSRStatus(16)
# # #