migen.fhdl.std -> migen
This commit is contained in:
parent
bd74d39338
commit
82236d9b40
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.cdc import MultiReg
|
||||
from migen.bank.description import *
|
||||
|
||||
|
|
|
@ -1,7 +1,7 @@
|
|||
import math
|
||||
from collections import OrderedDict
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.resetsync import AsyncResetSynchronizer
|
||||
from migen.genlib.record import *
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.record import *
|
||||
from migen.sim.generic import run_simulation
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
from migen.bank.eventmanager import *
|
||||
from migen.genlib.record import Record
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
|
||||
from misoc.tools.wishbone import WishboneStreamingBridge
|
||||
from misoc.com.uart.phy.serial import UARTPHYSerial
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.cdc import MultiReg
|
||||
from migen.bank.description import *
|
||||
from migen.flow.actor import Sink, Source
|
||||
|
|
|
@ -2,7 +2,7 @@ import os
|
|||
import pty
|
||||
import time
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.flow.actor import Sink, Source
|
||||
|
||||
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
import subprocess
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
|
||||
def get_id():
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
import os
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
|
||||
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
import os
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
from migen.bank.eventmanager import *
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus.transactions import *
|
||||
from migen.bus import wishbone
|
||||
from migen.genlib.misc import timeline
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.record import *
|
||||
from migen.bank.description import *
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus.transactions import *
|
||||
from migen.genlib import roundrobin
|
||||
from migen.genlib.record import *
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
|
||||
from misoc.mem.sdram.phy import dfi
|
||||
from misoc.mem.sdram.core import lasmibus
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.roundrobin import *
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
from migen.genlib.misc import optree
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.roundrobin import *
|
||||
from migen.genlib.misc import optree
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.misc import timeline
|
||||
from migen.genlib.fsm import FSM
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib import roundrobin
|
||||
from migen.genlib.record import *
|
||||
from migen.genlib.misc import optree
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
from migen.genlib.misc import optree, WaitTimer
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.flow.actor import *
|
||||
from migen.genlib.fifo import SyncFIFO
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.misc import optree
|
||||
from migen.bank.description import *
|
||||
from migen.actorlib.spi import *
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
|
||||
class WB2LASMI(Module):
|
||||
|
|
|
@ -16,7 +16,7 @@
|
|||
|
||||
from math import ceil
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from misoc.mem import sdram
|
||||
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.record import *
|
||||
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
|
||||
from misoc.mem.sdram.phy import dfi
|
||||
|
|
|
@ -21,7 +21,7 @@
|
|||
# This PHY only supports CAS Latency 2.
|
||||
#
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.record import *
|
||||
from migen.fhdl.specials import *
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import log2_int
|
||||
from migen import log2_int
|
||||
|
||||
|
||||
def get_sdram_phy_header(sdram_phy_settings):
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
# tCK=5ns CL=7 CWL=6
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
|
||||
from misoc.mem.sdram.phy.dfi import *
|
||||
|
|
|
@ -16,7 +16,7 @@
|
|||
# Write commands must be sent on phase 1.
|
||||
#
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.record import *
|
||||
|
||||
from misoc.mem.sdram.phy.dfi import *
|
||||
|
|
|
@ -6,7 +6,7 @@
|
|||
# TODO:
|
||||
# - add $display support to Migen and manage timing violations?
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.fhdl.specials import *
|
||||
from misoc.mem.sdram.phy.dfi import *
|
||||
from misoc.mem import sdram
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus.transactions import *
|
||||
from migen.sim.generic import run_simulation
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.sim.generic import run_simulation
|
||||
|
||||
from misoc.mem.sdram.code import lasmibus
|
||||
|
|
|
@ -1,7 +1,7 @@
|
|||
from fractions import Fraction
|
||||
from math import ceil
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
|
||||
from misoc import sdram
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.sim.generic import run_simulation
|
||||
|
||||
from misoc.mem.sdram.core import lasmibus
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.sim.generic import run_simulation
|
||||
|
||||
from misoc.mem.sdram.core import lasmibus
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
from migen.bus.transactions import *
|
||||
from migen.sim.generic import run_simulation
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus.transactions import TRead, TWrite
|
||||
from migen.bus import wishbone
|
||||
from migen.sim.generic import Simulator
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
from random import Random
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.sim.generic import run_simulation
|
||||
|
||||
from misoc.mem.sdram.core.lasmicon.refresher import *
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
from operator import itemgetter
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank import csrgen
|
||||
from migen.bus import wishbone, csr, wishbone2csr
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import CSRStatus
|
||||
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
from migen.genlib.record import *
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
from migen.genlib.misc import chooser, Counter, WaitTimer
|
||||
from migen.genlib.record import Record
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import AutoCSR
|
||||
|
||||
from misoc.video.dvisampler.edid import EDID
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.cdc import MultiReg, PulseSynchronizer
|
||||
from migen.genlib.fifo import AsyncFIFO
|
||||
from migen.genlib.record import Record
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.cdc import MultiReg
|
||||
from migen.genlib.fifo import _inc
|
||||
from migen.genlib.record import Record, layout_len
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.cdc import MultiReg
|
||||
from migen.genlib.misc import optree
|
||||
from migen.bank.description import *
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.cdc import MultiReg
|
||||
from migen.bank.description import *
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.cdc import MultiReg, PulseSynchronizer
|
||||
from migen.bank.description import *
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.fifo import AsyncFIFO
|
||||
from migen.genlib.record import layout_len
|
||||
from migen.bank.description import AutoCSR
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.record import Record
|
||||
|
||||
from misoc.video.dvisampler.common import control_tokens, channel_layout
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
from migen.bank.description import *
|
||||
from migen.bank.eventmanager import *
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.fhdl.specials import Tristate
|
||||
from migen.genlib.cdc import MultiReg
|
||||
from migen.genlib.fsm import FSM, NextState
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bank.description import *
|
||||
from migen.genlib.misc import optree
|
||||
from migen.genlib.cdc import PulseSynchronizer
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.flow.network import *
|
||||
from migen.flow import plumbing
|
||||
from migen.bank.description import AutoCSR
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.misc import optree
|
||||
|
||||
control_tokens = [0b1101010100, 0b0010101011, 0b0101010100, 0b1010101011]
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.flow.actor import *
|
||||
from migen.bank.description import CSRStorage
|
||||
from migen.genlib.record import Record
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.fifo import AsyncFIFO
|
||||
from migen.genlib.cdc import MultiReg
|
||||
from migen.bank.description import *
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
|
||||
from misoc.mem.sdram.module import IS42S16160
|
||||
from misoc.mem.sdram.phy import gensdrphy
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.resetsync import AsyncResetSynchronizer
|
||||
|
||||
from misoc.mem.sdram.module import MT8JTF12864
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
from fractions import Fraction
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.resetsync import AsyncResetSynchronizer
|
||||
from migen.actorlib.fifo import SyncFIFO
|
||||
|
||||
|
|
|
@ -2,7 +2,7 @@ import os
|
|||
from fractions import Fraction
|
||||
from math import ceil
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from mibuild.generic_platform import ConstraintError
|
||||
|
||||
from misoc.mem.sdram.module import MT46V32M16
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
from fractions import Fraction
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.resetsync import AsyncResetSynchronizer
|
||||
|
||||
from misoc.mem.sdram.module import MT46H32M16
|
||||
|
|
|
@ -1,6 +1,6 @@
|
|||
from fractions import Fraction
|
||||
|
||||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.genlib.resetsync import AsyncResetSynchronizer
|
||||
|
||||
from misoc.mem.sdram.module import MT48LC4M16
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
from migen.genlib.io import CRG
|
||||
|
||||
|
|
|
@ -1,4 +1,4 @@
|
|||
from migen.fhdl.std import *
|
||||
from migen import *
|
||||
from migen.bus import wishbone
|
||||
from migen.genlib.io import CRG
|
||||
|
||||
|
|
Loading…
Reference in New Issue