soc/add_etherbone: Update ethmac.

This commit is contained in:
Florent Kermarrec 2024-07-02 17:10:32 +02:00
parent 2a83bce63e
commit aac828b4cb
1 changed files with 24 additions and 3 deletions

View File

@ -2008,9 +2008,30 @@ class LiteXSoC(SoC):
ethcore.autocsr_exclude = {"mac"} ethcore.autocsr_exclude = {"mac"}
# Software Interface. # Software Interface.
self.ethmac = ethmac = ethcore.mac self.ethmac = ethmac = ethcore.mac
ethmac_region_size = (ethmac.rx_slots.constant + ethmac.tx_slots.constant)*ethmac.slot_size.constant ethmac_rx_region_size = ethmac.rx_slots.constant*ethmac.slot_size.constant
ethmac_region = SoCRegion(origin=self.mem_map.get("ethmac", None), size=ethmac_region_size, cached=False) ethmac_tx_region_size = ethmac.tx_slots.constant*ethmac.slot_size.constant
self.bus.add_slave(name="ethmac", slave=ethmac.bus, region=ethmac_region) ethmac_region_size = ethmac_rx_region_size + ethmac_tx_region_size
self.bus.add_region("ethmac", SoCRegion(
origin = self.mem_map.get("ethmac", None),
size = ethmac_region_size,
linker = True,
cached = False,
))
ethmac_rx_region = SoCRegion(
origin = self.bus.regions["ethmac"].origin + 0,
size = ethmac_rx_region_size,
linker = True,
cached = False,
)
self.bus.add_slave(name=f"ethmac_rx", slave=ethmac.bus_rx, region=ethmac_rx_region)
ethmac_tx_region = SoCRegion(
origin = self.bus.regions["ethmac"].origin + ethmac_rx_region_size,
size = ethmac_tx_region_size,
linker = True,
cached = False,
)
self.bus.add_slave(name=f"ethmac_tx", slave=ethmac.bus_tx, region=ethmac_tx_region)
# Add IRQs (if enabled). # Add IRQs (if enabled).
if self.irq.enabled: if self.irq.enabled:
self.irq.add("ethmac", use_loc_if_exists=True) self.irq.add("ethmac", use_loc_if_exists=True)