soc/integration/soc: expose interface and endianness to target (required for hybrid etherbone)

This commit is contained in:
Gwenhael Goavec-Merou 2023-10-23 18:31:29 +02:00
parent 5a217528a4
commit bf3286f564
1 changed files with 5 additions and 1 deletions

View File

@ -1732,7 +1732,9 @@ class LiteXSoC(SoC):
udp_port = 1234,
buffer_depth = 16,
with_ip_broadcast = True,
with_timing_constraints = True):
with_timing_constraints = True,
interface = "crossbar",
endianness = "big"):
# Imports
from liteeth.core import LiteEthUDPIPCore
from liteeth.frontend.etherbone import LiteEthEtherbone
@ -1751,6 +1753,8 @@ class LiteXSoC(SoC):
dw = data_width,
with_ip_broadcast = with_ip_broadcast,
with_sys_datapath = with_sys_datapath,
interface = interface,
endianness = endianness,
)
if not with_sys_datapath:
# Use PHY's eth_tx/eth_rx clock domains.