picorv32/scripts/torture
Clifford Wolf f4bb91b060 RISC-V ISA 2.1 now calls "sbreak" officially "ebreak" 2016-06-06 10:46:52 +02:00
..
.gitignore Run torture test with random PicoRV32 configs 2016-04-12 20:17:36 +02:00
Makefile Added asmcheck to scripts/torture/ 2016-04-13 16:56:29 +02:00
asmcheck.py "xori" is sometimes disassembled as "not" (with -1 imm) 2016-04-13 17:30:09 +02:00
config.py Added SBREAK handling for CATCH_ILLINSN=0 2016-04-13 15:09:49 +02:00
riscv-isa-sim-notrap.diff Improvements in scripts/torture/ 2016-04-09 14:09:22 +02:00
riscv-isa-sim-sbreak.diff
riscv-torture-genloop.diff
riscv-torture-rv32.diff Added mul/div support to scripts/torture/ 2016-04-10 16:55:45 +02:00
riscv_test.h RISC-V ISA 2.1 now calls "sbreak" officially "ebreak" 2016-06-06 10:46:52 +02:00
sections.lds
test.sh Run torture test with random PicoRV32 configs 2016-04-12 20:17:36 +02:00
testbench.cc Using Verilator in torture test bench 2016-04-10 12:35:16 +02:00
testbench.v Run torture test with random PicoRV32 configs 2016-04-12 20:17:36 +02:00