spi/README.md

41 lines
1.3 KiB
Markdown
Raw Permalink Normal View History

2022-07-21 03:18:22 -04:00
# Verilog SPI
Verilog SPI master and slave that supports all modes and variable width
via parameters.
## License
2022-10-22 18:34:54 -04:00
All code in this project is licensed to the terms of the Mozilla Public
License, v.2.0. A copy of this license may be found in the file `COPYING`. You
2022-07-21 03:18:22 -04:00
can obtain one at https://mozilla.org/MPL/2.0/.
2022-07-21 11:10:36 -04:00
2022-10-22 18:34:54 -04:00
All Verilog source in this project is dual-licensed under the MPL v2.0
2024-01-23 14:05:26 -05:00
and the CERN-OHL-W v2.0.
2022-10-22 18:34:54 -04:00
2022-07-21 11:10:36 -04:00
## Tests
2022-10-23 04:27:28 -04:00
Run `./mk.sh` in `tests/` to generate and run tests.
2022-07-21 11:10:36 -04:00
2022-10-23 04:27:28 -04:00
## Modules
2022-07-21 11:10:36 -04:00
2022-10-23 04:27:28 -04:00
"master_ss" and others include a timer that will assert the Slave Select
pin and wait a set number of clock cycles before starting the SPI transfer.
2022-07-21 11:10:36 -04:00
## SPI Modes
Modes are denoted by `modePH`, where `P` is the polarity (0 for normal,
1 for inverted) and `H` for phase:
* `H = 0` means the device reads on a rising edge and writes on a falling
edge.
* `H = 1` means the device reads on a falling edge and writes on a rising
edge.
Although these modules support all SPI modes, they are labeled slightly
differently from other SPI modes. The phase factor is denoted in terms
of falling and rising edges, not in terms of leading and trailing edges.
This means that polarity also flips the phase term, so a mode 3 device
is a mode 10 device. Devices with regular clock polarity are unaffected,
so a mode 0 device is a mode 00 device, and a mode 1 device is a mode
01 device.