test/reference: Update.
This commit is contained in:
parent
6a80773bc8
commit
886f60d32c
|
@ -25,9 +25,10 @@
|
|||
#define SDRAM_PHY_RDPHASE 1
|
||||
#define SDRAM_PHY_WRPHASE 2
|
||||
#define SDRAM_PHY_WRITE_LEVELING_CAPABLE
|
||||
#define SDRAM_PHY_WRITE_DQ_DQS_TRAINING_CAPABLE
|
||||
#define SDRAM_PHY_WRITE_LATENCY_CALIBRATION_CAPABLE
|
||||
#define SDRAM_PHY_READ_LEVELING_CAPABLE
|
||||
#define SDRAM_PHY_MODULES DFII_PIX_DATA_BYTES/2
|
||||
#define SDRAM_PHY_MODULES SDRAM_PHY_DATABITS/8
|
||||
#define SDRAM_PHY_DELAYS 32
|
||||
#define SDRAM_PHY_BITSLIPS 8
|
||||
|
||||
|
|
|
@ -25,9 +25,10 @@
|
|||
#define SDRAM_PHY_RDPHASE 3
|
||||
#define SDRAM_PHY_WRPHASE 3
|
||||
#define SDRAM_PHY_WRITE_LEVELING_CAPABLE
|
||||
#define SDRAM_PHY_WRITE_DQ_DQS_TRAINING_CAPABLE
|
||||
#define SDRAM_PHY_WRITE_LATENCY_CALIBRATION_CAPABLE
|
||||
#define SDRAM_PHY_READ_LEVELING_CAPABLE
|
||||
#define SDRAM_PHY_MODULES DFII_PIX_DATA_BYTES/2
|
||||
#define SDRAM_PHY_MODULES SDRAM_PHY_DATABITS/8
|
||||
#define SDRAM_PHY_DELAYS 512
|
||||
#define SDRAM_PHY_BITSLIPS 8
|
||||
|
||||
|
|
|
@ -23,6 +23,7 @@
|
|||
#define SDRAM_PHY_CWL 2
|
||||
#define SDRAM_PHY_RDPHASE 0
|
||||
#define SDRAM_PHY_WRPHASE 0
|
||||
#define SDRAM_PHY_MODULES SDRAM_PHY_DATABITS/8
|
||||
|
||||
static void cdelay(int i);
|
||||
|
||||
|
|
Loading…
Reference in New Issue