2021-03-30 08:44:15 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2021 Antmicro <www.antmicro.com>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
2023-02-23 03:09:33 -05:00
|
|
|
from litex.gen import *
|
2022-10-27 10:58:55 -04:00
|
|
|
|
2022-05-02 06:42:04 -04:00
|
|
|
from litex_boards.platforms import antmicro_lpddr4_test_board
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
|
|
|
from litex.soc.integration.soc_core import *
|
2021-11-08 10:39:49 -05:00
|
|
|
from litex.soc.integration.soc import SoCRegion
|
2021-03-30 08:44:15 -04:00
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
from litex.soc.cores.led import LedChaser
|
|
|
|
|
|
|
|
from litedram.modules import MT53E256M16D1
|
|
|
|
from litedram.phy import lpddr4
|
|
|
|
|
|
|
|
from liteeth.phy import LiteEthS7PHYRGMII
|
2022-03-01 03:10:19 -05:00
|
|
|
from litex.soc.cores.hyperbus import HyperRAM
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
2022-10-27 10:58:55 -04:00
|
|
|
class _CRG(LiteXModule):
|
2021-03-30 08:44:15 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq, iodelay_clk_freq):
|
2022-10-27 10:58:55 -04:00
|
|
|
self.cd_sys = ClockDomain()
|
|
|
|
self.cd_sys2x = ClockDomain()
|
|
|
|
self.cd_sys8x = ClockDomain()
|
|
|
|
self.cd_idelay = ClockDomain()
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
2022-10-27 10:58:55 -04:00
|
|
|
self.pll = pll = S7PLL(speedgrade=-1)
|
2021-03-30 08:44:15 -04:00
|
|
|
pll.register_clkin(platform.request("clk100"), 100e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys2x, 2 * sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys8x, 8 * sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_idelay, iodelay_clk_freq)
|
|
|
|
|
2022-10-27 10:58:55 -04:00
|
|
|
self.idelayctrl = S7IDELAYCTRL(self.cd_idelay)
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
2022-11-08 05:54:17 -05:00
|
|
|
def __init__(self, *, sys_clk_freq=50e6, iodelay_clk_freq=200e6,
|
2022-11-08 06:29:11 -05:00
|
|
|
with_ethernet = False,
|
|
|
|
with_etherbone = False,
|
|
|
|
eth_ip = "192.168.1.50",
|
|
|
|
eth_dynamic_ip = False,
|
|
|
|
with_hyperram = False,
|
|
|
|
with_sdcard = False,
|
|
|
|
with_jtagbone = True,
|
|
|
|
with_uartbone = False,
|
|
|
|
with_led_chaser = True,
|
|
|
|
**kwargs):
|
2022-05-02 06:42:04 -04:00
|
|
|
platform = antmicro_lpddr4_test_board.Platform()
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2022-10-27 10:58:55 -04:00
|
|
|
self.crg = _CRG(platform, sys_clk_freq, iodelay_clk_freq=iodelay_clk_freq)
|
2021-03-30 08:44:15 -04:00
|
|
|
|
2022-04-21 06:17:26 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on LPDDR4 Test Board", **kwargs)
|
|
|
|
|
2021-03-30 08:44:15 -04:00
|
|
|
# LDDR4 SDRAM ------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
2022-10-27 10:58:55 -04:00
|
|
|
self.ddrphy = lpddr4.K7LPDDR4PHY(platform.request("lpddr4"),
|
2021-03-30 08:44:15 -04:00
|
|
|
iodelay_clk_freq = iodelay_clk_freq,
|
|
|
|
sys_clk_freq = sys_clk_freq,
|
|
|
|
)
|
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MT53E256M16D1(sys_clk_freq, "1:8"),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = 256,
|
|
|
|
)
|
|
|
|
|
|
|
|
# HyperRAM ---------------------------------------------------------------------------------
|
|
|
|
if with_hyperram:
|
2022-10-27 10:58:55 -04:00
|
|
|
self.hyperram = HyperRAM(platform.request("hyperram"), sys_clk_freq=sys_clk_freq)
|
2021-11-08 10:39:49 -05:00
|
|
|
self.bus.add_slave("hyperram", slave=self.hyperram.bus, region=SoCRegion(origin=0x20000000, size=8*1024*1024))
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
# SD Card ----------------------------------------------------------------------------------
|
|
|
|
if with_sdcard:
|
|
|
|
self.add_sdcard()
|
|
|
|
|
|
|
|
# Ethernet / Etherbone ---------------------------------------------------------------------
|
|
|
|
if with_ethernet or with_etherbone:
|
2021-04-23 09:25:47 -04:00
|
|
|
# Traces between PHY and FPGA introduce ignorable delays of ~0.165ns +/- 0.015ns.
|
|
|
|
# PHY chip does not introduce delays on TX (FPGA->PHY), however it includes 1.2ns
|
|
|
|
# delay for RX CLK so we only need 0.8ns to match the desired 2ns.
|
2022-10-27 10:58:55 -04:00
|
|
|
self.ethphy = LiteEthS7PHYRGMII(
|
2021-03-30 08:44:15 -04:00
|
|
|
clock_pads = self.platform.request("eth_clocks"),
|
2021-04-23 09:25:47 -04:00
|
|
|
pads = self.platform.request("eth"),
|
|
|
|
rx_delay = 0.8e-9,
|
|
|
|
)
|
2021-03-30 08:44:15 -04:00
|
|
|
if with_ethernet:
|
|
|
|
self.add_ethernet(phy=self.ethphy, dynamic_ip=eth_dynamic_ip)
|
|
|
|
if with_etherbone:
|
|
|
|
self.add_etherbone(phy=self.ethphy, ip_address=eth_ip)
|
|
|
|
|
|
|
|
# Jtagbone ---------------------------------------------------------------------------------
|
|
|
|
if with_jtagbone:
|
|
|
|
self.add_jtagbone()
|
|
|
|
|
|
|
|
# UartBone ---------------------------------------------------------------------------------
|
|
|
|
if with_uartbone:
|
|
|
|
self.add_uartbone("serial", baudrate=1e6)
|
|
|
|
|
|
|
|
# Leds -------------------------------------------------------------------------------------
|
2021-07-06 17:39:37 -04:00
|
|
|
if with_led_chaser:
|
2022-10-27 10:58:55 -04:00
|
|
|
self.leds = LedChaser(
|
2021-07-06 17:39:37 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2022-11-06 15:39:52 -05:00
|
|
|
from litex.build.parser import LiteXArgumentParser
|
2022-11-08 04:41:35 -05:00
|
|
|
parser = LiteXArgumentParser(platform=antmicro_lpddr4_test_board.Platform, description="LiteX SoC on LPDDR4 Test Board.")
|
|
|
|
parser.add_target_argument("--flash", action="store_true", help="Flash bitstream.")
|
|
|
|
parser.add_target_argument("--sys-clk-freq", default=50e6, type=float, help="System clock frequency.")
|
|
|
|
parser.add_target_argument("--iodelay-clk-freq", default=200e6, type=float, help="IODELAYCTRL frequency.")
|
2022-11-05 03:07:14 -04:00
|
|
|
ethopts = parser.target_group.add_mutually_exclusive_group()
|
2022-11-08 04:41:35 -05:00
|
|
|
ethopts.add_argument("--with-ethernet", action="store_true", help="Add Ethernet.")
|
|
|
|
ethopts.add_argument("--with-etherbone", action="store_true", help="Add EtherBone.")
|
2022-11-05 03:07:14 -04:00
|
|
|
parser.add_target_argument("--eth-ip", default="192.168.1.50", help="Ethernet/Etherbone IP address.")
|
|
|
|
parser.add_target_argument("--eth-dynamic-ip", action="store_true", help="Enable dynamic Ethernet IP addresses setting.")
|
|
|
|
parser.add_target_argument("--with-hyperram", action="store_true", help="Add HyperRAM.")
|
|
|
|
parser.add_target_argument("--with-sdcard", action="store_true", help="Add SDCard.")
|
|
|
|
parser.add_target_argument("--with-jtagbone", action="store_true", help="Add JTAGBone.")
|
|
|
|
parser.add_target_argument("--with-uartbone", action="store_true", help="Add UartBone on 2nd serial.")
|
2021-03-30 08:44:15 -04:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
assert not (args.with_etherbone and args.eth_dynamic_ip)
|
|
|
|
|
|
|
|
soc = BaseSoC(
|
2022-11-08 04:41:35 -05:00
|
|
|
sys_clk_freq = args.sys_clk_freq,
|
|
|
|
iodelay_clk_freq = args.iodelay_clk_freq,
|
2021-03-30 08:44:15 -04:00
|
|
|
with_ethernet = args.with_ethernet,
|
|
|
|
with_etherbone = args.with_etherbone,
|
|
|
|
eth_ip = args.eth_ip,
|
|
|
|
eth_dynamic_ip = args.eth_dynamic_ip,
|
|
|
|
with_hyperram = args.with_hyperram,
|
|
|
|
with_sdcard = args.with_sdcard,
|
|
|
|
with_jtagbone = args.with_jtagbone,
|
|
|
|
with_uartbone = args.with_uartbone,
|
2022-11-07 02:43:26 -05:00
|
|
|
**parser.soc_argdict)
|
2022-11-05 03:07:14 -04:00
|
|
|
builder = Builder(soc, **parser.builder_argdict)
|
2022-05-06 09:14:32 -04:00
|
|
|
if args.build:
|
2022-11-05 03:07:14 -04:00
|
|
|
builder.build(**parser.toolchain_argdict)
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
if args.flash:
|
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.flash(0, builder.get_bitstream_filename(mode="flash"))
|
2021-03-30 08:44:15 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|