2019-09-10 05:25:57 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2019 Antti Lukats <antti.lukats@gmail.com>
|
|
|
|
# Copyright (c) 2019 msloniewski <marcin.sloniewski@gmail.com>
|
|
|
|
# Copyright (c) 2019 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2019-09-10 05:25:57 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2019-09-10 05:25:57 -04:00
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
|
|
|
from litex_boards.platforms import c10lprefkit
|
|
|
|
|
2020-04-08 02:34:59 -04:00
|
|
|
from litex.soc.cores.clock import Cyclone10LPPLL
|
2019-09-10 05:25:57 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.builder import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2019-09-10 05:25:57 -04:00
|
|
|
|
|
|
|
from litedram.modules import MT48LC16M16
|
|
|
|
from litedram.phy import GENSDRPHY
|
|
|
|
|
|
|
|
from liteeth.phy.mii import LiteEthPHYMII
|
|
|
|
|
2020-05-19 09:48:19 -04:00
|
|
|
from litehyperbus.core.hyperbus import HyperRAM
|
2019-09-10 05:25:57 -04:00
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
2020-04-08 02:34:59 -04:00
|
|
|
|
2019-09-10 05:25:57 -04:00
|
|
|
class _CRG(Module):
|
2020-04-08 02:34:59 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2019-12-03 03:33:08 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2020-04-08 02:34:59 -04:00
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
2019-09-10 05:25:57 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
2020-04-08 02:34:59 -04:00
|
|
|
# Clk / Rst
|
2019-09-10 05:25:57 -04:00
|
|
|
clk12 = platform.request("clk12")
|
2020-04-08 02:34:59 -04:00
|
|
|
|
|
|
|
# PLL
|
|
|
|
self.submodules.pll = pll = Cyclone10LPPLL(speedgrade="-A7")
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(~platform.request("cpu_reset") | self.rst)
|
2020-04-08 02:34:59 -04:00
|
|
|
pll.register_clkin(clk12, 12e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
2019-09-10 05:25:57 -04:00
|
|
|
|
2020-04-08 02:34:59 -04:00
|
|
|
# SDRAM clock
|
2019-09-10 05:25:57 -04:00
|
|
|
self.comb += platform.request("sdram_clock").eq(self.cd_sys_ps.clk)
|
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2019-09-10 05:25:57 -04:00
|
|
|
mem_map = {
|
|
|
|
"hyperram": 0x20000000,
|
|
|
|
}
|
|
|
|
mem_map.update(SoCCore.mem_map)
|
|
|
|
|
2020-03-21 13:29:52 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(50e6), with_ethernet=False, **kwargs):
|
2019-09-10 05:25:57 -04:00
|
|
|
platform = c10lprefkit.Platform()
|
2019-12-03 03:33:08 -05:00
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2020-06-30 12:11:04 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
|
|
|
ident = "LiteX SoC on C10 LP RefKit",
|
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
2019-09-10 05:25:57 -04:00
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# CRG --------------------------------------------------------------------------------------
|
2020-04-08 02:34:59 -04:00
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
2019-09-10 05:25:57 -04:00
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# HyperRam ---------------------------------------------------------------------------------
|
2019-09-10 05:25:57 -04:00
|
|
|
self.submodules.hyperram = HyperRAM(platform.request("hyperram"))
|
2020-02-11 15:59:42 -05:00
|
|
|
self.add_wb_slave(self.mem_map["hyperram"], self.hyperram.bus)
|
2019-09-10 05:25:57 -04:00
|
|
|
self.add_memory_region("hyperram", self.mem_map["hyperram"], 8*1024*1024)
|
|
|
|
|
2019-12-03 03:33:08 -05:00
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
2019-09-10 05:25:57 -04:00
|
|
|
if not self.integrated_main_ram_size:
|
2021-01-04 05:38:07 -05:00
|
|
|
self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"), sys_clk_freq)
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.sdrphy,
|
2020-03-21 15:00:56 -04:00
|
|
|
module = MT48LC16M16(sys_clk_freq, "1:1"),
|
2020-03-21 07:43:39 -04:00
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2019-09-10 05:25:57 -04:00
|
|
|
|
2020-01-16 04:28:09 -05:00
|
|
|
# Ethernet ---------------------------------------------------------------------------------
|
2020-03-21 13:29:52 -04:00
|
|
|
if with_ethernet:
|
|
|
|
self.submodules.ethphy = LiteEthPHYMII(
|
|
|
|
clock_pads = self.platform.request("eth_clocks"),
|
|
|
|
pads = self.platform.request("eth"))
|
|
|
|
self.add_ethernet(phy=self.ethphy)
|
2019-09-10 05:25:57 -04:00
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
2020-08-06 14:04:03 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
2020-05-08 16:16:13 -04:00
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
|
2019-09-10 05:25:57 -04:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on C10 LP RefKit")
|
2020-11-12 05:46:00 -05:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
2021-01-12 10:15:52 -05:00
|
|
|
parser.add_argument("--sys-clk-freq", default=50e6, help="System clock frequency (default: 50MHz)")
|
2020-11-12 05:46:00 -05:00
|
|
|
parser.add_argument("--with-ethernet", action="store_true", help="Enable Ethernet support")
|
2019-09-10 05:25:57 -04:00
|
|
|
builder_args(parser)
|
2021-03-24 10:01:23 -04:00
|
|
|
soc_core_args(parser)
|
2019-09-10 05:25:57 -04:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
with_ethernet = args.with_ethernet,
|
2021-03-24 10:01:23 -04:00
|
|
|
**soc_core_argdict(args)
|
2020-11-12 12:07:28 -05:00
|
|
|
)
|
2019-09-10 05:25:57 -04:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-05-05 09:11:38 -04:00
|
|
|
builder.build(run=args.build)
|
2019-09-10 05:25:57 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".sof"))
|
2019-09-10 05:25:57 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|