2020-04-28 05:50:00 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2020 Fei Gao <feig@princeton.edu>
|
|
|
|
# Copyright (c) 2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# Copyright (c) 2020 David Shah <dave@ds0.me>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2020-04-28 05:50:00 -04:00
|
|
|
|
2022-03-21 11:59:40 -04:00
|
|
|
import os
|
2020-04-28 05:50:00 -04:00
|
|
|
|
|
|
|
from migen import *
|
2020-11-09 04:25:05 -05:00
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
2020-04-28 05:50:00 -04:00
|
|
|
|
2022-05-02 06:42:04 -04:00
|
|
|
from litex_boards.platforms import xilinx_alveo_u250
|
2020-04-28 05:50:00 -04:00
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
2020-05-16 05:46:54 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2020-04-28 05:50:00 -04:00
|
|
|
from litedram.modules import MTA18ASF2G72PZ
|
|
|
|
from litedram.phy import usddrphy
|
|
|
|
|
2020-09-04 09:20:04 -04:00
|
|
|
from litepcie.phy.usppciephy import USPPCIEPHY
|
|
|
|
from litepcie.software import generate_litepcie_software
|
|
|
|
|
2020-04-28 05:50:00 -04:00
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2020-04-28 05:50:00 -04:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2022-04-01 05:30:38 -04:00
|
|
|
self.clock_domains.cd_sys4x = ClockDomain()
|
|
|
|
self.clock_domains.cd_pll4x = ClockDomain()
|
2020-10-13 06:10:29 -04:00
|
|
|
self.clock_domains.cd_idelay = ClockDomain()
|
2020-04-28 05:50:00 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
self.submodules.pll = pll = USMMCM(speedgrade=-2)
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(self.rst)
|
2020-04-28 05:50:00 -04:00
|
|
|
pll.register_clkin(platform.request("clk300", 0), 300e6)
|
|
|
|
pll.create_clkout(self.cd_pll4x, sys_clk_freq*4, buf=None, with_reset=False)
|
2021-03-04 13:49:03 -05:00
|
|
|
pll.create_clkout(self.cd_idelay, 500e6)
|
2021-01-07 02:00:40 -05:00
|
|
|
platform.add_false_path_constraints(self.cd_sys.clk, pll.clkin) # Ignore sys_clk to pll.clkin path created by SoC's rst.
|
2020-04-28 05:50:00 -04:00
|
|
|
|
|
|
|
self.specials += [
|
|
|
|
Instance("BUFGCE_DIV", name="main_bufgce_div",
|
|
|
|
p_BUFGCE_DIVIDE=4,
|
|
|
|
i_CE=1, i_I=self.cd_pll4x.clk, o_O=self.cd_sys.clk),
|
|
|
|
Instance("BUFGCE", name="main_bufgce",
|
|
|
|
i_CE=1, i_I=self.cd_pll4x.clk, o_O=self.cd_sys4x.clk),
|
|
|
|
]
|
|
|
|
|
2020-10-13 06:10:29 -04:00
|
|
|
self.submodules.idelayctrl = USIDELAYCTRL(cd_ref=self.cd_idelay, cd_sys=self.cd_sys)
|
2020-04-28 05:50:00 -04:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BaseSoC(SoCCore):
|
2021-07-06 17:39:37 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(125e6), with_led_chaser=True, with_pcie=False, **kwargs):
|
2022-05-02 06:42:04 -04:00
|
|
|
platform = xilinx_alveo_u250.Platform()
|
2020-04-28 05:50:00 -04:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
2022-04-21 06:17:26 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq, ident="LiteX SoC on Alveo U250", **kwargs)
|
|
|
|
|
2020-04-28 05:50:00 -04:00
|
|
|
# DDR4 SDRAM -------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.ddrphy = usddrphy.USPDDRPHY(platform.request("ddram"),
|
|
|
|
memtype = "DDR4",
|
|
|
|
sys_clk_freq = sys_clk_freq,
|
|
|
|
iodelay_clk_freq = 500e6,
|
|
|
|
is_rdimm = True)
|
|
|
|
self.add_sdram("sdram",
|
2021-03-29 09:28:04 -04:00
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MTA18ASF2G72PZ(sys_clk_freq, "1:4"),
|
|
|
|
size = 0x40000000,
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192)
|
2020-04-28 05:50:00 -04:00
|
|
|
)
|
|
|
|
|
2020-05-16 05:46:54 -04:00
|
|
|
# Firmware RAM (To ease initial LiteDRAM calibration support) ------------------------------
|
2020-04-28 05:50:00 -04:00
|
|
|
self.add_ram("firmware_ram", 0x20000000, 0x8000)
|
|
|
|
|
2020-09-04 09:20:04 -04:00
|
|
|
# PCIe -------------------------------------------------------------------------------------
|
|
|
|
if with_pcie:
|
|
|
|
self.submodules.pcie_phy = USPPCIEPHY(platform, platform.request("pcie_x4"),
|
|
|
|
data_width = 128,
|
|
|
|
bar0_size = 0x20000)
|
2020-11-12 10:39:42 -05:00
|
|
|
self.add_pcie(phy=self.pcie_phy, ndmas=1)
|
2020-09-04 09:20:04 -04:00
|
|
|
|
2020-05-16 05:46:54 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
2021-07-06 17:39:37 -04:00
|
|
|
if with_led_chaser:
|
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
2020-05-16 05:46:54 -04:00
|
|
|
|
2020-04-28 05:50:00 -04:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2022-03-21 11:59:40 -04:00
|
|
|
from litex.soc.integration.soc import LiteXSoCArgumentParser
|
|
|
|
parser = LiteXSoCArgumentParser(description="LiteX SoC on Alveo U250")
|
2022-03-21 13:30:10 -04:00
|
|
|
target_group = parser.add_argument_group(title="Target options")
|
|
|
|
target_group.add_argument("--build", action="store_true", help="Build bitstream.")
|
|
|
|
target_group.add_argument("--load", action="store_true", help="Load bitstream.")
|
|
|
|
target_group.add_argument("--sys-clk-freq", default=125e6, help="System clock frequency.")
|
|
|
|
target_group.add_argument("--with-pcie", action="store_true", help="Enable PCIe support.")
|
|
|
|
target_group.add_argument("--driver", action="store_true", help="Generate PCIe driver.")
|
2020-04-28 05:50:00 -04:00
|
|
|
builder_args(parser)
|
2021-03-24 10:01:23 -04:00
|
|
|
soc_core_args(parser)
|
2020-04-28 05:50:00 -04:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
with_pcie = args.with_pcie,
|
2021-03-24 10:01:23 -04:00
|
|
|
**soc_core_argdict(args)
|
2020-11-12 12:07:28 -05:00
|
|
|
)
|
2020-04-28 05:50:00 -04:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-05-16 05:46:54 -04:00
|
|
|
builder.build(run=args.build)
|
2020-04-28 05:50:00 -04:00
|
|
|
|
2020-09-04 09:20:04 -04:00
|
|
|
if args.driver:
|
|
|
|
generate_litepcie_software(soc, os.path.join(builder.output_dir, "driver"))
|
|
|
|
|
2020-05-16 05:46:54 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2022-03-17 04:21:05 -04:00
|
|
|
prog.load_bitstream(builder.get_bitstream_filename(mode="sram"))
|
2020-04-28 05:50:00 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|