2020-05-06 01:49:21 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2020-05-06 01:49:21 -04:00
|
|
|
|
2020-05-13 11:54:42 -04:00
|
|
|
# Build/Use ----------------------------------------------------------------------------------------
|
|
|
|
# Build/Load bitstream:
|
2020-06-30 12:44:00 -04:00
|
|
|
# ./acorn_cle_215.py --uart-name=crossover --with-pcie --build --driver --load (or --flash)
|
2020-05-13 11:54:42 -04:00
|
|
|
#
|
|
|
|
#.Build the kernel and load it:
|
2020-06-03 02:20:43 -04:00
|
|
|
# cd build/<platform>/driver/kernel
|
2020-05-13 11:54:42 -04:00
|
|
|
# make
|
|
|
|
# sudo ./init.sh
|
|
|
|
#
|
|
|
|
# Test userspace utilities:
|
2020-06-03 02:20:43 -04:00
|
|
|
# cd build/<platform>/driver/user
|
2020-05-13 11:54:42 -04:00
|
|
|
# make
|
|
|
|
# ./litepcie_util info
|
|
|
|
# ./litepcie_util scratch_test
|
|
|
|
# ./litepcie_util dma_test
|
|
|
|
# ./litepcie_util uart_test
|
|
|
|
|
2020-05-06 01:49:21 -04:00
|
|
|
import os
|
|
|
|
import argparse
|
|
|
|
import sys
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
|
|
|
from litex_boards.platforms import acorn_cle_215
|
|
|
|
|
|
|
|
from litex.soc.interconnect.csr import *
|
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2020-05-06 01:49:21 -04:00
|
|
|
|
2020-05-09 10:39:17 -04:00
|
|
|
from litedram.modules import MT41K512M16
|
2020-05-06 01:49:21 -04:00
|
|
|
from litedram.phy import s7ddrphy
|
|
|
|
|
|
|
|
from litepcie.phy.s7pciephy import S7PCIEPHY
|
2020-06-03 02:20:43 -04:00
|
|
|
from litepcie.software import generate_litepcie_software
|
2020-05-06 01:49:21 -04:00
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
2020-06-30 11:28:13 -04:00
|
|
|
class CRG(Module):
|
2020-05-06 01:49:21 -04:00
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2020-05-06 01:49:21 -04:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys4x = ClockDomain(reset_less=True)
|
|
|
|
self.clock_domains.cd_sys4x_dqs = ClockDomain(reset_less=True)
|
2020-10-13 06:10:29 -04:00
|
|
|
self.clock_domains.cd_idelay = ClockDomain()
|
2020-05-06 01:49:21 -04:00
|
|
|
|
|
|
|
# Clk/Rst
|
|
|
|
clk200 = platform.request("clk200")
|
|
|
|
|
|
|
|
# PLL
|
|
|
|
self.submodules.pll = pll = S7PLL()
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(self.rst)
|
2020-05-06 01:49:21 -04:00
|
|
|
pll.register_clkin(clk200, 200e6)
|
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys4x, 4*sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys4x_dqs, 4*sys_clk_freq, phase=90)
|
2020-10-13 06:10:29 -04:00
|
|
|
pll.create_clkout(self.cd_idelay, 200e6)
|
2021-01-07 02:00:40 -05:00
|
|
|
platform.add_false_path_constraints(self.cd_sys.clk, pll.clkin) # Ignore sys_clk to pll.clkin path created by SoC's rst.
|
2020-05-06 01:49:21 -04:00
|
|
|
|
2020-10-13 06:10:29 -04:00
|
|
|
self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_idelay)
|
2020-05-06 01:49:21 -04:00
|
|
|
|
2020-06-30 11:41:57 -04:00
|
|
|
# BaseSoC -----------------------------------------------------------------------------------------
|
2020-05-06 01:49:21 -04:00
|
|
|
|
2020-06-30 11:41:57 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2020-11-18 13:14:18 -05:00
|
|
|
def __init__(self, sys_clk_freq=int(100e6), with_pcie=False, with_sata=False, **kwargs):
|
2020-08-09 16:27:41 -04:00
|
|
|
platform = acorn_cle_215.Platform()
|
2020-05-06 01:49:21 -04:00
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
|
|
|
ident = "LiteX SoC on Acorn CLE 215+",
|
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# DDR3 SDRAM -------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.ddrphy = s7ddrphy.A7DDRPHY(platform.request("ddram"),
|
|
|
|
memtype = "DDR3",
|
|
|
|
nphases = 4,
|
|
|
|
sys_clk_freq = sys_clk_freq,
|
|
|
|
iodelay_clk_freq = 200e6)
|
|
|
|
self.add_csr("ddrphy")
|
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.ddrphy,
|
2020-05-09 10:39:17 -04:00
|
|
|
module = MT41K512M16(sys_clk_freq, "1:4"),
|
2020-05-06 01:49:21 -04:00
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
|
|
|
|
|
|
|
# PCIe -------------------------------------------------------------------------------------
|
2020-06-30 12:44:00 -04:00
|
|
|
if with_pcie:
|
|
|
|
self.submodules.pcie_phy = S7PCIEPHY(platform, platform.request("pcie_x4"),
|
|
|
|
data_width = 128,
|
|
|
|
bar0_size = 0x20000)
|
|
|
|
self.add_csr("pcie_phy")
|
2020-11-12 10:39:42 -05:00
|
|
|
self.add_pcie(phy=self.pcie_phy, ndmas=1)
|
2020-05-06 01:49:21 -04:00
|
|
|
|
2020-11-18 13:14:18 -05:00
|
|
|
# SATA -------------------------------------------------------------------------------------
|
|
|
|
if with_sata:
|
|
|
|
from litex.build.generic_platform import Subsignal, Pins
|
|
|
|
from litesata.phy import LiteSATAPHY
|
|
|
|
|
|
|
|
# IOs
|
|
|
|
_sata_io = [
|
|
|
|
# PCIe 2 SATA Custom Adapter (With PCIe Riser / SATA cable mod).
|
|
|
|
("pcie2sata", 0,
|
|
|
|
Subsignal("tx_p", Pins("B6")),
|
|
|
|
Subsignal("tx_n", Pins("A6")),
|
|
|
|
Subsignal("rx_p", Pins("B10")),
|
|
|
|
Subsignal("rx_n", Pins("A10")),
|
|
|
|
),
|
|
|
|
]
|
|
|
|
platform.add_extension(_sata_io)
|
|
|
|
|
|
|
|
# RefClk, Generate 150MHz from PLL.
|
|
|
|
self.clock_domains.cd_sata_refclk = ClockDomain()
|
|
|
|
self.crg.pll.create_clkout(self.cd_sata_refclk, 150e6)
|
|
|
|
sata_refclk = ClockSignal("sata_refclk")
|
|
|
|
platform.add_platform_command("set_property SEVERITY {{Warning}} [get_drc_checks REQP-49]")
|
|
|
|
|
|
|
|
# PHY
|
|
|
|
self.submodules.sata_phy = LiteSATAPHY(platform.device,
|
|
|
|
refclk = sata_refclk,
|
|
|
|
pads = platform.request("pcie2sata"),
|
|
|
|
gen = "gen2",
|
|
|
|
clk_freq = sys_clk_freq,
|
|
|
|
data_width = 16)
|
|
|
|
self.add_csr("sata_phy")
|
|
|
|
|
|
|
|
# Core
|
|
|
|
self.add_sata(phy=self.sata_phy, mode="read+write")
|
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
2020-08-06 14:04:03 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
2020-05-08 16:16:13 -04:00
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("leds")
|
|
|
|
|
2020-05-06 01:49:21 -04:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2020-05-21 04:18:06 -04:00
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on Acorn CLE 215+")
|
2020-08-09 16:27:41 -04:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
|
|
|
parser.add_argument("--flash", action="store_true", help="Flash bitstream")
|
2020-11-12 12:07:28 -05:00
|
|
|
parser.add_argument("--sys-clk-freq", default=100e6, help="System clock frequency (default: 100MHz)")
|
2020-11-12 10:39:42 -05:00
|
|
|
parser.add_argument("--with-pcie", action="store_true", help="Enable PCIe support")
|
|
|
|
parser.add_argument("--driver", action="store_true", help="Generate PCIe driver")
|
|
|
|
parser.add_argument("--with-spi-sdcard", action="store_true", help="Enable SPI-mode SDCard support (requires SDCard adapter on P2)")
|
2020-11-18 13:14:18 -05:00
|
|
|
parser.add_argument("--with-sata", action="store_true", help="Enable SATA support (over PCIe2SATA)")
|
2020-05-06 01:49:21 -04:00
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-11-18 13:14:18 -05:00
|
|
|
assert not (args.with_pcie and args.with_sata)
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
with_pcie = args.with_pcie,
|
2020-11-18 13:14:18 -05:00
|
|
|
with_sata = args.with_sata,
|
2020-11-12 12:07:28 -05:00
|
|
|
**soc_sdram_argdict(args)
|
|
|
|
)
|
2020-08-09 16:27:41 -04:00
|
|
|
if args.with_spi_sdcard:
|
|
|
|
soc.add_spi_sdcard()
|
|
|
|
|
2020-05-06 01:49:21 -04:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-06-03 02:20:43 -04:00
|
|
|
builder.build(run=args.build)
|
|
|
|
|
|
|
|
if args.driver:
|
|
|
|
generate_litepcie_software(soc, os.path.join(builder.output_dir, "driver"))
|
2020-05-06 01:49:21 -04:00
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
2020-05-06 01:49:21 -04:00
|
|
|
|
2020-05-06 06:27:07 -04:00
|
|
|
if args.flash:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bin"))
|
2020-05-06 06:27:07 -04:00
|
|
|
|
2020-05-06 01:49:21 -04:00
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|