2020-03-02 09:36:43 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2020 Antmicro <www.antmicro.com>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2020-03-09 04:23:08 -04:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2020-03-02 09:36:43 -05:00
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.io import CRG
|
|
|
|
|
|
|
|
from litex_boards.platforms import mercury_xu5
|
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
2020-03-21 07:43:39 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
2020-03-02 09:36:43 -05:00
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
2020-05-08 16:16:13 -04:00
|
|
|
from litex.soc.cores.led import LedChaser
|
2020-03-02 09:36:43 -05:00
|
|
|
|
|
|
|
from litedram.modules import MT40A256M16
|
|
|
|
from litedram.phy import usddrphy
|
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys4x = ClockDomain(reset_less=True)
|
|
|
|
self.clock_domains.cd_pll4x = ClockDomain(reset_less=True)
|
2020-03-10 11:58:30 -04:00
|
|
|
self.clock_domains.cd_clk500 = ClockDomain()
|
2020-03-10 11:55:22 -04:00
|
|
|
|
|
|
|
# # #
|
2020-03-02 09:36:43 -05:00
|
|
|
|
|
|
|
self.submodules.pll = pll = USMMCM(speedgrade=-1)
|
|
|
|
pll.register_clkin(platform.request("clk100"), 100e6)
|
|
|
|
|
|
|
|
pll.create_clkout(self.cd_pll4x, sys_clk_freq*4, buf=None, with_reset=False)
|
2020-03-10 11:58:30 -04:00
|
|
|
pll.create_clkout(self.cd_clk500, 500e6, with_reset=False)
|
2020-03-02 09:36:43 -05:00
|
|
|
|
|
|
|
self.specials += [
|
|
|
|
Instance("BUFGCE_DIV", name="main_bufgce_div",
|
|
|
|
p_BUFGCE_DIVIDE=4,
|
|
|
|
i_CE=1, i_I=self.cd_pll4x.clk, o_O=self.cd_sys.clk),
|
|
|
|
Instance("BUFGCE", name="main_bufgce",
|
|
|
|
i_CE=1, i_I=self.cd_pll4x.clk, o_O=self.cd_sys4x.clk),
|
2020-03-10 11:58:30 -04:00
|
|
|
AsyncResetSynchronizer(self.cd_clk500, ~pll.locked),
|
2020-03-02 09:36:43 -05:00
|
|
|
]
|
|
|
|
|
2020-03-10 11:58:30 -04:00
|
|
|
self.submodules.idelayctrl = USIDELAYCTRL(cd_ref=self.cd_clk500, cd_sys=self.cd_sys)
|
2020-03-02 09:36:43 -05:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2020-03-10 09:38:15 -04:00
|
|
|
def __init__(self, sys_clk_freq=int(125e6), **kwargs):
|
2020-03-02 09:36:43 -05:00
|
|
|
platform = mercury_xu5.Platform()
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
2020-06-30 12:11:04 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
|
|
|
ident = "LiteX SoC on Mercury XU5",
|
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
2020-03-02 09:36:43 -05:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# DDR4 SDRAM -------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
2020-03-10 11:05:59 -04:00
|
|
|
self.submodules.ddrphy = usddrphy.USPDDRPHY(platform.request("ddram"),
|
2020-03-02 09:36:43 -05:00
|
|
|
memtype = "DDR4",
|
2020-03-10 11:05:59 -04:00
|
|
|
sys_clk_freq = sys_clk_freq,
|
2020-03-10 11:58:30 -04:00
|
|
|
iodelay_clk_freq = 500e6,
|
2020-05-05 10:32:10 -04:00
|
|
|
cmd_latency = 1)
|
2020-03-02 09:36:43 -05:00
|
|
|
self.add_csr("ddrphy")
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MT40A256M16(sys_clk_freq, "1:4"),
|
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2020-03-02 09:36:43 -05:00
|
|
|
|
2020-05-08 16:16:13 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
self.submodules.leds = LedChaser(
|
2020-08-06 14:04:03 -04:00
|
|
|
pads = platform.request_all("user_led"),
|
2020-05-08 16:16:13 -04:00
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("leds")
|
|
|
|
|
2020-03-02 09:36:43 -05:00
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
2020-06-30 12:11:04 -04:00
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on Mercury XU5")
|
2020-05-05 09:11:38 -04:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
2020-03-02 09:36:43 -05:00
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
|
|
|
args = parser.parse_args()
|
|
|
|
|
|
|
|
soc = BaseSoC(**soc_sdram_argdict(args))
|
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-05-05 09:11:38 -04:00
|
|
|
builder.build(run=args.build)
|
2020-03-02 09:36:43 -05:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
2020-05-21 03:12:29 -04:00
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
2020-03-02 09:36:43 -05:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|