litex-boards/litex_boards/platforms/terasic_de0nano.py

144 lines
4.9 KiB
Python
Raw Normal View History

#
# This file is part of LiteX-Boards.
#
# Copyright (c) 2014-2019 Florent Kermarrec <florent@enjoy-digital.fr>
# SPDX-License-Identifier: BSD-2-Clause
2019-06-10 11:09:51 -04:00
from litex.build.generic_platform import *
from litex.build.altera import AlteraPlatform
from litex.build.altera.programmer import USBBlaster
# IOs ----------------------------------------------------------------------------------------------
_io = [
# Clk
2019-06-10 11:09:51 -04:00
("clk50", 0, Pins("R8"), IOStandard("3.3-V LVTTL")),
# Leds
2019-06-10 11:09:51 -04:00
("user_led", 0, Pins("A15"), IOStandard("3.3-V LVTTL")),
("user_led", 1, Pins("A13"), IOStandard("3.3-V LVTTL")),
("user_led", 2, Pins("B13"), IOStandard("3.3-V LVTTL")),
("user_led", 3, Pins("A11"), IOStandard("3.3-V LVTTL")),
2020-04-09 14:02:02 -04:00
("user_led", 4, Pins("D1"), IOStandard("3.3-V LVTTL")),
("user_led", 5, Pins("F3"), IOStandard("3.3-V LVTTL")),
("user_led", 6, Pins("B1"), IOStandard("3.3-V LVTTL")),
("user_led", 7, Pins("L3"), IOStandard("3.3-V LVTTL")),
2019-06-10 11:09:51 -04:00
# Button
2019-06-10 11:09:51 -04:00
("key", 0, Pins("J15"), IOStandard("3.3-V LVTTL")),
2020-04-09 14:02:02 -04:00
("key", 1, Pins("E1"), IOStandard("3.3-V LVTTL")),
2019-06-10 11:09:51 -04:00
# Switches
2020-04-09 14:02:02 -04:00
("sw", 0, Pins("M1"), IOStandard("3.3-V LVTTL")),
("sw", 1, Pins("T8"), IOStandard("3.3-V LVTTL")),
("sw", 2, Pins("B9"), IOStandard("3.3-V LVTTL")),
2019-06-10 11:09:51 -04:00
("sw", 3, Pins("M15"), IOStandard("3.3-V LVTTL")),
# Serial
2019-06-10 11:09:51 -04:00
("serial", 0,
# Compatible with cheap FT232 based cables (ex: Gaoominy 6Pin Ftdi Ft232Rl Ft232)
# GND on JP1 Pin 12.
Subsignal("tx", Pins("JP1:10"), IOStandard("3.3-V LVTTL")),
Subsignal("rx", Pins("JP1:8"), IOStandard("3.3-V LVTTL"))
2019-06-10 11:09:51 -04:00
),
# SDR SDRAM
2019-06-10 11:09:51 -04:00
("sdram_clock", 0, Pins("R4"), IOStandard("3.3-V LVTTL")),
("sdram", 0,
2020-04-09 14:02:02 -04:00
Subsignal("a", Pins(
"P2 N5 N6 M8 P8 T7 N8 T6",
"R1 P1 N2 N1 L4")),
Subsignal("ba", Pins("M7 M6")),
Subsignal("cs_n", Pins("P6")),
Subsignal("cke", Pins("L7")),
2019-06-10 11:09:51 -04:00
Subsignal("ras_n", Pins("L2")),
Subsignal("cas_n", Pins("L1")),
2020-04-09 14:02:02 -04:00
Subsignal("we_n", Pins("C2")),
Subsignal("dq", Pins(
"G2 G1 L8 K5 K2 J2 J1 R7",
"T4 T2 T3 R3 R5 P3 N3 K1")),
2019-06-10 11:09:51 -04:00
Subsignal("dm", Pins("R6 T5")),
IOStandard("3.3-V LVTTL")
),
# ECPS
2019-06-10 11:09:51 -04:00
("epcs", 0,
Subsignal("data0", Pins("H2")),
2020-04-09 14:02:02 -04:00
Subsignal("dclk", Pins("H1")),
Subsignal("ncs0", Pins("D2")),
Subsignal("asd0", Pins("C1")),
2019-06-10 11:09:51 -04:00
IOStandard("3.3-V LVTTL")
),
# I2C
2019-06-10 11:09:51 -04:00
("i2c", 0,
Subsignal("sclk", Pins("F2")),
Subsignal("sdat", Pins("F1")),
IOStandard("3.3-V LVTTL")
),
# Accelerometer
("acc", 0,
2019-06-10 11:09:51 -04:00
Subsignal("cs_n", Pins("G5")),
2020-04-09 14:02:02 -04:00
Subsignal("int", Pins("M2")),
2019-06-10 11:09:51 -04:00
IOStandard("3.3-V LVTTL")
),
# ADC
2019-06-10 11:09:51 -04:00
("adc", 0,
2020-04-09 14:02:02 -04:00
Subsignal("cs_n", Pins("A10")),
2019-06-10 11:09:51 -04:00
Subsignal("saddr", Pins("B10")),
2020-04-09 14:02:02 -04:00
Subsignal("sclk", Pins("B14")),
Subsignal("sdat", Pins("A9")),
2019-06-10 11:09:51 -04:00
IOStandard("3.3-V LVTTL")
),
# GPIOs
2020-04-09 14:02:02 -04:00
("gpio_0", 0, Pins(
"D3 C3 A2 A3 B3 B4 A4 B5",
"A5 D5 B6 A6 B7 D6 A7 C6",
"C8 E6 E7 D8 E8 F8 F9 E9",
"C9 D9 E11 E10 C11 B11 A12 D11",
"D12 B12"),
2019-06-10 11:09:51 -04:00
IOStandard("3.3-V LVTTL")
),
2020-04-09 14:02:02 -04:00
("gpio_1", 0, Pins(
"F13 T15 T14 T13 R13 T12 R12 T11",
"T10 R11 P11 R10 N12 P9 N9 N11",
"L16 K16 R16 L15 P15 P16 R14 N16",
"N15 P14 L14 N14 M10 L13 J16 K15",
"J13 J14"),
2019-06-10 11:09:51 -04:00
IOStandard("3.3-V LVTTL")
),
2020-04-09 14:02:02 -04:00
("gpio_2", 0, Pins(
"A14 B16 C14 C16 C15 D16 D15 D14",
"F15 F16 F14 G16 G15"),
2019-06-10 11:09:51 -04:00
IOStandard("3.3-V LVTTL")
),
]
# Connectors ---------------------------------------------------------------------------------------
2021-01-23 08:18:15 -05:00
_connectors = [
# PIN 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
("JP1", "- A8 D3 B8 C3 A2 A3 B3 B4 A4 B5 - - A5 D5 B6 A6 B7 D6 A7 C6 C8 E6 E7 D8 E8 F8 F9 E9 - - C9 D9 E11 E10 C11 B11 A12 D11 D12 B12"),
("JP2", "- T9 F13 R9 T15 T14 T13 R13 T12 R12 T11 - - T10 R11 P11 R10 N12 P9 N9 N11 L16 K16 R16 L15 P15 P16 R14 N16 - - N15 P14 L14 N14 M10 L13 J16 K15 J13 J14"),
("JP3", "- - E15 E16 M16 A14 B16 C14 C16 C15 D16 D15 D14 F15 F16 F14 G16 G15 - - - - - - - - -")
2021-01-23 08:18:15 -05:00
]
2019-06-10 11:09:51 -04:00
# Platform -----------------------------------------------------------------------------------------
class Platform(AlteraPlatform):
2020-04-09 14:02:02 -04:00
default_clk_name = "clk50"
default_clk_period = 1e9/50e6
2019-06-10 11:09:51 -04:00
def __init__(self):
2021-01-23 08:18:15 -05:00
AlteraPlatform.__init__(self, "EP4CE22F17C6", _io, _connectors)
2019-06-10 11:09:51 -04:00
def create_programmer(self):
return USBBlaster()
def do_finalize(self, fragment):
AlteraPlatform.do_finalize(self, fragment)
self.add_period_constraint(self.lookup_request("clk50", loose=True), 1e9/50e6)