2015-11-07 06:26:46 -05:00
|
|
|
__ _ __ _ __
|
|
|
|
/ / (_) /____ | |/_/
|
|
|
|
/ /__/ / __/ -_)> <
|
|
|
|
/____/_/\__/\__/_/|_|
|
2015-11-11 06:10:55 -05:00
|
|
|
Migen inside
|
2015-11-07 06:26:46 -05:00
|
|
|
|
|
|
|
Build your hardware, easily!
|
2018-02-22 05:52:10 -05:00
|
|
|
Copyright 2012-2018 / EnjoyDigital
|
2015-11-07 06:26:46 -05:00
|
|
|
|
|
|
|
[> Intro
|
2017-06-22 11:01:13 -04:00
|
|
|
--------
|
2018-02-22 05:52:10 -05:00
|
|
|
LiteX is an alternative to MiSoC maintained and used by Enjoy-Digital to build
|
|
|
|
our cores, integrate them in complete SoC and load/flash them to the hardware
|
|
|
|
and experiment new features.
|
|
|
|
|
|
|
|
+---------------+
|
|
|
|
|FPGA toolchains|
|
|
|
|
+----^-----+----+
|
|
|
|
| |
|
|
|
|
+--+-----v--+
|
|
|
|
+-------+ | |
|
|
|
|
| Migen +--------> |
|
|
|
|
+-------+ | | Your design
|
|
|
|
| LiteX +---> ready to be used!
|
|
|
|
| |
|
|
|
|
+----------------------+ | |
|
|
|
|
|LiteX Cores Ecosystem +--> |
|
|
|
|
+----------------------+ +-^-------^-+
|
|
|
|
(Eth,,SATA,,DRAM,,USB, | |
|
|
|
|
PCIe,Video,etc...) + +
|
|
|
|
board target
|
|
|
|
file file
|
|
|
|
|
|
|
|
|
|
|
|
The structure of LiteX is kept close to MiSoC to ease collaboration between
|
|
|
|
projects.
|
2015-11-07 06:26:46 -05:00
|
|
|
|
|
|
|
[> Sub-packages
|
2017-06-22 11:01:13 -04:00
|
|
|
---------------
|
2015-11-07 06:26:46 -05:00
|
|
|
gen:
|
2017-11-08 21:38:32 -05:00
|
|
|
Provides specific or experimental modules to generate HDL that are not integrated
|
2018-02-22 05:52:10 -05:00
|
|
|
in Migen. (For now a full copy of Migen is included in gen, aim is is to only
|
|
|
|
keep specific or experimental modules)
|
2015-11-07 06:26:46 -05:00
|
|
|
|
|
|
|
build:
|
|
|
|
Provides tools to build FPGA bitstreams (interface to vendor toolchains) and to
|
|
|
|
simulate HDL code or full SoCs.
|
|
|
|
|
|
|
|
soc:
|
|
|
|
Provides definitions/modules to build cores (bus, bank, flow), cores and tools
|
|
|
|
to build a SoC from such cores.
|
|
|
|
|
|
|
|
boards:
|
|
|
|
Provides platforms and targets for the supported boards.
|
|
|
|
|
2015-11-07 18:11:58 -05:00
|
|
|
[> Quick start guide
|
|
|
|
--------------------
|
|
|
|
0. If cloned from Git without the --recursive option, get the submodules:
|
|
|
|
git submodule update --init
|
|
|
|
|
2017-10-15 16:27:09 -04:00
|
|
|
1. Install Python 3.3+ and FPGA vendor's development tools and JTAG tools.
|
2015-11-07 18:11:58 -05:00
|
|
|
|
|
|
|
2. Compile and install binutils. Take the latest version from GNU.
|
|
|
|
mkdir build && cd build
|
|
|
|
../configure --target=lm32-elf
|
|
|
|
make
|
|
|
|
make install
|
|
|
|
|
|
|
|
3. (Optional, only if you want to use a lm32 CPU in you SoC)
|
|
|
|
Compile and install GCC. Take gcc-core and gcc-g++ from GNU
|
|
|
|
(version 4.5 or >=4.9).
|
|
|
|
rm -rf libstdc++-v3
|
|
|
|
mkdir build && cd build
|
|
|
|
../configure --target=lm32-elf --enable-languages="c,c++" --disable-libgcc \
|
|
|
|
--disable-libssp
|
|
|
|
make
|
|
|
|
make install
|
|
|
|
|
|
|
|
4. Build the target of your board...:
|
|
|
|
Go to boards/targets and execute the target you want to build
|
|
|
|
|
|
|
|
5. ... and/or install Verilator and test LiteX on your computer:
|
|
|
|
Download and install Verilator: http://www.veripool.org/
|
2017-06-28 10:56:05 -04:00
|
|
|
Install libevent-devel / json-c-devel packages
|
2015-11-07 18:11:58 -05:00
|
|
|
Go to boards/targets
|
|
|
|
./sim.py
|
|
|
|
|
|
|
|
6. Run a terminal program on the board's serial port at 115200 8-N-1.
|
|
|
|
You should get the BIOS prompt.
|
|
|
|
|
2015-11-07 06:26:46 -05:00
|
|
|
[> Contact
|
2017-06-22 11:01:13 -04:00
|
|
|
----------
|
2015-11-07 06:26:46 -05:00
|
|
|
E-mail: florent [AT] enjoy-digital.fr
|