litex/top.py

168 lines
4.8 KiB
Python
Raw Normal View History

2012-02-16 12:02:37 -05:00
from fractions import Fraction
2012-03-14 13:26:05 -04:00
from math import ceil
from operator import itemgetter
2012-02-16 12:02:37 -05:00
2011-12-16 16:25:26 -05:00
from migen.fhdl.structure import *
from migen.fhdl.module import Module
2012-03-14 13:26:05 -04:00
from migen.bus import wishbone, wishbone2asmi, csr, wishbone2csr, dfi
from migen.bank import csrgen
2011-12-16 10:02:49 -05:00
2012-12-01 06:59:32 -05:00
from milkymist import m1crg, lm32, norflash, uart, s6ddrphy, dfii, asmicon, \
identifier, timer, minimac3, framebuffer, asmiprobe, dvisampler
from cif import get_macros
2011-12-13 11:33:12 -05:00
2013-03-26 12:57:17 -04:00
version = get_macros("common/version.h")["VERSION"][1:-1]
clk_freq = (83 + Fraction(1, 3))*1000000
2012-02-13 17:12:57 -05:00
sram_size = 4096 # in bytes
l2_size = 8192 # in bytes
2012-03-14 13:26:05 -04:00
clk_period_ns = 1000000000/clk_freq
2012-03-17 19:12:03 -04:00
def ns(t, margin=True):
2012-03-14 13:26:05 -04:00
if margin:
t += clk_period_ns/2
return ceil(t/clk_period_ns)
sdram_phy = asmicon.PhySettings(
dfi_d=64,
nphases=2,
rdphase=0,
wrphase=1
)
sdram_geom = asmicon.GeomSettings(
2012-03-15 15:29:26 -04:00
bank_a=2,
2012-03-14 13:26:05 -04:00
row_a=13,
col_a=10
)
sdram_timing = asmicon.TimingSettings(
2012-03-15 15:29:26 -04:00
tRP=ns(15),
2012-03-17 19:12:03 -04:00
tRCD=ns(15),
2012-03-18 17:11:01 -04:00
tWR=ns(15),
2012-03-17 19:12:03 -04:00
tREFI=ns(7800, False),
tRFC=ns(70),
2012-03-18 17:11:01 -04:00
CL=3,
rd_delay=4,
read_time=32,
write_time=16
2012-03-14 13:26:05 -04:00
)
2012-02-17 17:50:10 -05:00
2013-03-26 12:57:17 -04:00
class M1ClockPads:
def __init__(self, platform):
self.clk50 = platform.request("clk50")
self.trigger_reset = platform.request("user_btn", 1)
self.norflash_rst_n = platform.request("norflash_rst_n")
self.vga_clk = platform.request("vga_clock")
ddram_clock = platform.request("ddram_clock")
self.ddr_clk_p = ddram_clock.p
self.ddr_clk_n = ddram_clock.n
eth_clocks = platform.request("eth_clocks")
self.eth_phy_clk = eth_clocks.phy
self.eth_rx_clk = eth_clocks.rx
self.eth_tx_clk = eth_clocks.tx
2012-05-16 19:41:41 -04:00
class SoC(Module):
csr_base = 0xe0000000
csr_map = {
"crg": 0,
"uart": 1,
"dfii": 2,
"identifier": 3,
"timer0": 4,
"minimac": 5,
"fb": 6,
"asmiprobe": 7,
"dvisampler0": 8,
"dvisampler0_edid_mem": 9,
"dvisampler1": 10,
"dvisampler1_edid_mem": 11,
}
interrupt_map = {
"uart": 0,
"timer0": 1,
"minimac": 2,
2013-05-08 16:31:42 -04:00
"dvisampler0": 3,
"dvisampler1": 4,
}
2013-03-26 12:57:17 -04:00
def __init__(self, platform):
2013-02-11 12:23:06 -05:00
#
# ASMI
#
self.submodules.asmicon = asmicon.ASMIcon(sdram_phy, sdram_geom, sdram_timing)
2013-02-11 12:23:06 -05:00
asmiport_wb = self.asmicon.hub.get_port()
asmiport_fb = self.asmicon.hub.get_port(3)
asmiport_dvi0 = self.asmicon.hub.get_port(2)
2013-02-11 12:23:06 -05:00
self.asmicon.finalize()
#
# DFI
#
2013-03-26 12:57:17 -04:00
self.submodules.ddrphy = s6ddrphy.S6DDRPHY(platform.request("ddram"))
self.submodules.dfii = dfii.DFIInjector(sdram_geom.mux_a, sdram_geom.bank_a, sdram_phy.dfi_d,
sdram_phy.nphases)
self.submodules.dficon0 = dfi.Interconnect(self.dfii.master, self.ddrphy.dfi)
self.submodules.dficon1 = dfi.Interconnect(self.asmicon.dfi, self.dfii.slave)
2012-02-17 17:50:10 -05:00
2013-02-11 12:23:06 -05:00
#
# WISHBONE
#
self.submodules.cpu = lm32.LM32()
2013-03-26 12:57:17 -04:00
self.submodules.norflash = norflash.NorFlash(platform.request("norflash"), 12)
self.submodules.sram = wishbone.SRAM(sram_size)
2013-03-26 12:57:17 -04:00
self.submodules.minimac = minimac3.MiniMAC(platform.request("eth"))
self.submodules.wishbone2asmi = wishbone2asmi.WB2ASMI(l2_size//4, asmiport_wb)
self.submodules.wishbone2csr = wishbone2csr.WB2CSR()
2013-02-11 12:23:06 -05:00
# norflash 0x00000000 (shadow @0x80000000)
# SRAM/debug 0x10000000 (shadow @0x90000000)
# USB 0x20000000 (shadow @0xa0000000)
# Ethernet 0x30000000 (shadow @0xb0000000)
# SDRAM 0x40000000 (shadow @0xc0000000)
# CSR bridge 0x60000000 (shadow @0xe0000000)
self.submodules.wishbonecon = wishbone.InterconnectShared(
2013-02-11 12:23:06 -05:00
[
self.cpu.ibus,
self.cpu.dbus
], [
(lambda a: a[26:29] == 0, self.norflash.bus),
(lambda a: a[26:29] == 1, self.sram.bus),
(lambda a: a[26:29] == 3, self.minimac.membus),
(lambda a: a[27:29] == 2, self.wishbone2asmi.wishbone),
(lambda a: a[27:29] == 3, self.wishbone2csr.wishbone)
],
register=True)
#
# CSR
#
self.submodules.crg = m1crg.M1CRG(M1ClockPads(platform), clk_freq)
2013-03-26 12:57:17 -04:00
self.submodules.uart = uart.UART(platform.request("serial"), clk_freq, baud=115200)
self.submodules.identifier = identifier.Identifier(0x4D31, version, int(clk_freq))
self.submodules.timer0 = timer.Timer()
2013-03-26 12:57:17 -04:00
self.submodules.fb = framebuffer.Framebuffer(platform.request("vga"), asmiport_fb)
self.submodules.asmiprobe = asmiprobe.ASMIprobe(self.asmicon.hub)
self.submodules.dvisampler0 = dvisampler.DVISampler(platform.request("dvi_in", 0), asmiport_dvi0)
#self.submodules.dvisampler1 = dvisampler.DVISampler(platform.request("dvi_in", 1))
self.submodules.csrbankarray = csrgen.BankArray(self,
lambda name, memory: self.csr_map[name if memory is None else name + "_" + memory.name_override])
self.submodules.csrcon = csr.Interconnect(self.wishbone2csr.csr, self.csrbankarray.get_buses())
#
# Interrupts
#
for k, v in sorted(self.interrupt_map.items(), key=itemgetter(1)):
2013-05-08 16:31:42 -04:00
if hasattr(self, k):
self.comb += self.cpu.interrupt[v].eq(getattr(self, k).ev.irq)
2013-02-11 12:23:06 -05:00
#
# Clocking
#
self.comb += [
2013-02-11 12:23:06 -05:00
self.ddrphy.clk4x_wr_strb.eq(self.crg.clk4x_wr_strb),
self.ddrphy.clk4x_rd_strb.eq(self.crg.clk4x_rd_strb)
]