2012-06-17 07:41:26 -04:00
|
|
|
from migen.fhdl.structure import *
|
2013-03-10 14:32:38 -04:00
|
|
|
from migen.fhdl.module import Module
|
2013-05-10 15:03:55 -04:00
|
|
|
from migen.flow.actor import *
|
2012-06-17 11:22:02 -04:00
|
|
|
from migen.flow.network import *
|
2013-05-10 15:03:55 -04:00
|
|
|
from migen.bank.description import CSRStorage, AutoCSR
|
2013-04-30 12:55:35 -04:00
|
|
|
from migen.actorlib import dma_asmi, structuring, sim, spi
|
2012-06-17 11:22:02 -04:00
|
|
|
|
2013-05-09 13:23:22 -04:00
|
|
|
from milkymist.framebuffer.lib import bpp, pixel_layout, dac_layout, FrameInitiator, VTG, FIFO
|
2012-07-03 13:04:44 -04:00
|
|
|
|
2013-03-10 14:32:38 -04:00
|
|
|
class Framebuffer(Module):
|
2013-03-26 12:57:17 -04:00
|
|
|
def __init__(self, pads, asmiport, simulation=False):
|
2013-05-09 13:23:22 -04:00
|
|
|
pack_factor = asmiport.hub.dw//(2*bpp)
|
|
|
|
packed_pixels = structuring.pack_layout(pixel_layout, pack_factor)
|
2012-06-17 12:36:23 -04:00
|
|
|
|
2013-05-09 13:23:22 -04:00
|
|
|
fi = FrameInitiator()
|
2013-04-30 12:55:35 -04:00
|
|
|
dma = spi.DMAReadController(dma_asmi.Reader(asmiport), spi.MODE_EXTERNAL, length_reset=640*480*4)
|
2013-03-25 10:56:54 -04:00
|
|
|
cast = structuring.Cast(asmiport.hub.dw, packed_pixels, reverse_to=True)
|
2013-05-09 13:23:22 -04:00
|
|
|
unpack = structuring.Unpack(pack_factor, pixel_layout)
|
2012-12-12 16:52:55 -05:00
|
|
|
vtg = VTG()
|
2012-07-03 13:04:44 -04:00
|
|
|
if simulation:
|
2013-05-09 13:23:22 -04:00
|
|
|
fifo = sim.SimActor(sim_fifo_gen(), ("dac", Sink, dac_layout))
|
2012-07-03 13:04:44 -04:00
|
|
|
else:
|
2012-12-12 16:52:55 -05:00
|
|
|
fifo = FIFO()
|
2012-06-17 11:22:02 -04:00
|
|
|
|
2012-06-17 12:36:23 -04:00
|
|
|
g = DataFlowGraph()
|
2013-04-30 12:55:35 -04:00
|
|
|
g.add_connection(fi, vtg, sink_ep="timing")
|
|
|
|
g.add_connection(dma, cast)
|
2012-06-29 10:11:05 -04:00
|
|
|
g.add_connection(cast, unpack)
|
2012-06-29 11:09:16 -04:00
|
|
|
g.add_connection(unpack, vtg, sink_ep="pixels")
|
|
|
|
g.add_connection(vtg, fifo)
|
2013-04-30 12:55:35 -04:00
|
|
|
self.submodules += CompositeActor(g)
|
|
|
|
|
|
|
|
self._enable = CSRStorage()
|
|
|
|
self.comb += [
|
|
|
|
fi.trigger.eq(self._enable.storage),
|
|
|
|
dma.generator.trigger.eq(self._enable.storage),
|
|
|
|
]
|
|
|
|
self._fi = fi
|
|
|
|
self._dma = dma
|
2012-06-17 11:22:02 -04:00
|
|
|
|
2013-03-26 12:57:17 -04:00
|
|
|
# Drive pads
|
2012-07-03 13:04:44 -04:00
|
|
|
if not simulation:
|
2013-03-26 12:57:17 -04:00
|
|
|
self.comb += [
|
|
|
|
pads.hsync_n.eq(fifo.vga_hsync_n),
|
|
|
|
pads.vsync_n.eq(fifo.vga_vsync_n),
|
|
|
|
pads.r.eq(fifo.vga_r),
|
|
|
|
pads.g.eq(fifo.vga_g),
|
|
|
|
pads.b.eq(fifo.vga_b)
|
|
|
|
]
|
|
|
|
self.comb += pads.psave_n.eq(1)
|
2013-03-10 14:32:38 -04:00
|
|
|
|
2013-03-30 12:28:15 -04:00
|
|
|
def get_csrs(self):
|
2013-04-30 12:55:35 -04:00
|
|
|
return [self._enable] + self._fi.get_csrs() + self._dma.get_csrs()
|
2013-05-10 15:03:55 -04:00
|
|
|
|
|
|
|
class Blender(PipelinedActor, AutoCSR):
|
|
|
|
def __init__(self, nimages, latency):
|
|
|
|
self.sink = Sink([("i"+str(i), pixel_layout) for i in range(nimages)])
|
|
|
|
self.source = Source(pixel_layout)
|
|
|
|
factors = []
|
|
|
|
for i in range(nimages):
|
|
|
|
name = "f"+str(i)
|
|
|
|
csr = CSRStorage(8, name=name)
|
|
|
|
setattr(self, name, csr)
|
|
|
|
factors.append(csr.storage)
|
|
|
|
PipelinedActor.__init__(self, latency)
|
|
|
|
|
|
|
|
###
|
|
|
|
|
|
|
|
imgs = [getattr(self.sink.payload, "i"+str(i)) for i in range(nimages)]
|
|
|
|
outval = Record(pixel_layout)
|
|
|
|
for e in pixel_layout:
|
|
|
|
name = e[0]
|
|
|
|
inpixs = [getattr(img, name) for img in imgs]
|
|
|
|
outpix = getattr(outval, name)
|
|
|
|
for component in ["r", "g", "b"]:
|
|
|
|
incomps = [getattr(pix, component) for pix in inpixs]
|
|
|
|
outcomp = getattr(outpix, component)
|
2013-05-11 03:21:12 -04:00
|
|
|
outcomp_full = Signal(18)
|
|
|
|
self.comb += [
|
|
|
|
outcomp_full.eq(sum(incomp*factor for incomp, factor in zip(incomps, factors))),
|
|
|
|
outcomp.eq(outcomp_full[8:])
|
|
|
|
]
|
2013-05-10 15:03:55 -04:00
|
|
|
|
|
|
|
pipe_stmts = []
|
|
|
|
for i in range(latency):
|
|
|
|
new_outval = Record(pixel_layout)
|
|
|
|
pipe_stmts.append(new_outval.eq(outval))
|
|
|
|
outval = new_outval
|
|
|
|
self.sync += If(self.pipe_ce, pipe_stmts)
|
|
|
|
self.comb += self.source.payload.eq(outval)
|
|
|
|
|
|
|
|
class MixFramebuffer(Module, AutoCSR):
|
2013-05-11 03:21:12 -04:00
|
|
|
def __init__(self, pads, *asmiports, blender_latency=4):
|
2013-05-10 15:03:55 -04:00
|
|
|
pack_factor = asmiports[0].hub.dw//(2*bpp)
|
|
|
|
packed_pixels = structuring.pack_layout(pixel_layout, pack_factor)
|
|
|
|
|
|
|
|
self._enable = CSRStorage()
|
|
|
|
self.fi = FrameInitiator()
|
|
|
|
self.blender = Blender(len(asmiports), blender_latency)
|
|
|
|
self.comb += self.fi.trigger.eq(self._enable.storage)
|
|
|
|
|
|
|
|
g = DataFlowGraph()
|
|
|
|
for n, asmiport in enumerate(asmiports):
|
|
|
|
dma = spi.DMAReadController(dma_asmi.Reader(asmiport), spi.MODE_EXTERNAL, length_reset=640*480*4)
|
|
|
|
cast = structuring.Cast(asmiport.hub.dw, packed_pixels, reverse_to=True)
|
|
|
|
unpack = structuring.Unpack(pack_factor, pixel_layout)
|
|
|
|
|
|
|
|
g.add_connection(dma, cast)
|
|
|
|
g.add_connection(cast, unpack)
|
2013-05-11 03:21:12 -04:00
|
|
|
g.add_connection(unpack, self.blender, sink_subr=["i"+str(n)])
|
2013-05-10 15:03:55 -04:00
|
|
|
|
|
|
|
self.comb += dma.generator.trigger.eq(self._enable.storage)
|
|
|
|
setattr(self, "dma"+str(n), dma)
|
|
|
|
|
|
|
|
vtg = VTG()
|
|
|
|
fifo = FIFO()
|
|
|
|
g.add_connection(self.fi, vtg, sink_ep="timing")
|
|
|
|
g.add_connection(self.blender, vtg, sink_ep="pixels")
|
|
|
|
g.add_connection(vtg, fifo)
|
|
|
|
self.submodules += CompositeActor(g)
|
|
|
|
|
|
|
|
self.comb += [
|
|
|
|
pads.hsync_n.eq(fifo.vga_hsync_n),
|
|
|
|
pads.vsync_n.eq(fifo.vga_vsync_n),
|
|
|
|
pads.r.eq(fifo.vga_r),
|
|
|
|
pads.g.eq(fifo.vga_g),
|
|
|
|
pads.b.eq(fifo.vga_b),
|
|
|
|
pads.psave_n.eq(1)
|
|
|
|
]
|
|
|
|
|