2020-08-06 13:11:07 -04:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:52:08 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteDRAM.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2020-08-06 13:11:07 -04:00
|
|
|
|
|
|
|
import os
|
|
|
|
import argparse
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
|
|
|
|
from litex.boards.platforms import genesys2
|
|
|
|
|
|
|
|
from litex.soc.cores.clock import *
|
|
|
|
from litex.soc.interconnect.csr import *
|
|
|
|
from litex.soc.integration.soc_core import *
|
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
|
|
|
from litedram.phy import s7ddrphy
|
|
|
|
from litedram.modules import MT41J256M16
|
|
|
|
|
2020-09-14 04:55:16 -04:00
|
|
|
from liteeth.phy.s7rgmii import LiteEthPHYRGMII
|
|
|
|
|
2020-08-06 13:11:07 -04:00
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module, AutoCSR):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
|
|
|
self.clock_domains.cd_sys_pll = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
|
|
|
self.clock_domains.cd_sys4x = ClockDomain(reset_less=True)
|
|
|
|
self.clock_domains.cd_clk200 = ClockDomain()
|
2020-08-28 03:46:28 -04:00
|
|
|
self.clock_domains.cd_uart = ClockDomain()
|
2020-08-06 13:11:07 -04:00
|
|
|
|
|
|
|
# # #
|
|
|
|
|
|
|
|
self.submodules.main_pll = main_pll = S7PLL(speedgrade=-2)
|
|
|
|
self.comb += main_pll.reset.eq(~platform.request("cpu_reset_n"))
|
|
|
|
main_pll.register_clkin(platform.request("clk200"), 200e6)
|
2020-08-27 12:41:54 -04:00
|
|
|
main_pll.create_clkout(self.cd_sys_pll, sys_clk_freq)
|
2020-08-06 13:11:07 -04:00
|
|
|
main_pll.create_clkout(self.cd_clk200, 200e6)
|
2020-08-28 03:46:28 -04:00
|
|
|
main_pll.create_clkout(self.cd_uart, 100e6)
|
2020-08-06 13:11:07 -04:00
|
|
|
main_pll.expose_drp()
|
|
|
|
self.submodules.idelayctrl = S7IDELAYCTRL(self.cd_clk200)
|
2020-08-27 12:41:54 -04:00
|
|
|
|
2020-08-06 13:11:07 -04:00
|
|
|
self.submodules.pll = pll = S7PLL(speedgrade=-2)
|
|
|
|
self.comb += pll.reset.eq(~main_pll.locked)
|
2020-08-27 12:41:54 -04:00
|
|
|
pll.register_clkin(self.cd_sys_pll.clk, sys_clk_freq)
|
2020-08-06 13:11:07 -04:00
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys4x, 4*sys_clk_freq)
|
|
|
|
|
2020-08-28 13:03:44 -04:00
|
|
|
sys_clk_counter = Signal(32)
|
|
|
|
self.sync += sys_clk_counter.eq(sys_clk_counter + 1)
|
|
|
|
self.sys_clk_counter = CSRStatus(32)
|
|
|
|
self.comb += self.sys_clk_counter.status.eq(sys_clk_counter)
|
|
|
|
|
2020-08-06 13:11:07 -04:00
|
|
|
# Bench SoC ----------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class BenchSoC(SoCCore):
|
2020-10-29 10:12:17 -04:00
|
|
|
def __init__(self, uart="crossover", sys_clk_freq=int(125e6), with_bist=False):
|
2020-08-06 13:11:07 -04:00
|
|
|
platform = genesys2.Platform()
|
|
|
|
|
|
|
|
# SoCCore ----------------------------------------------------------------------------------
|
|
|
|
SoCCore.__init__(self, platform, clk_freq=sys_clk_freq,
|
2020-10-29 10:12:17 -04:00
|
|
|
integrated_rom_size = 0x10000,
|
2020-08-24 12:39:01 -04:00
|
|
|
integrated_rom_mode = "rw",
|
2020-08-06 13:11:07 -04:00
|
|
|
csr_data_width = 32,
|
2020-09-17 02:22:17 -04:00
|
|
|
uart_name = uart)
|
2020-08-06 13:11:07 -04:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
self.add_csr("crg")
|
|
|
|
|
|
|
|
# DDR3 SDRAM -------------------------------------------------------------------------------
|
|
|
|
self.submodules.ddrphy = s7ddrphy.K7DDRPHY(platform.request("ddram"),
|
|
|
|
memtype = "DDR3",
|
|
|
|
nphases = 4,
|
2020-09-17 02:22:17 -04:00
|
|
|
sys_clk_freq = sys_clk_freq)
|
2020-08-06 13:11:07 -04:00
|
|
|
self.add_csr("ddrphy")
|
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.ddrphy,
|
|
|
|
module = MT41J256M16(sys_clk_freq, "1:4"),
|
|
|
|
origin = self.mem_map["main_ram"]
|
|
|
|
)
|
|
|
|
|
2020-10-29 10:12:17 -04:00
|
|
|
# BIST -------------------------------------------------------------------------------------
|
|
|
|
from litedram.frontend.bist import LiteDRAMBISTGenerator, LiteDRAMBISTChecker
|
|
|
|
self.submodules.sdram_generator = LiteDRAMBISTGenerator(self.sdram.crossbar.get_port())
|
|
|
|
self.add_csr("sdram_generator")
|
|
|
|
self.submodules.sdram_checker = LiteDRAMBISTChecker(self.sdram.crossbar.get_port())
|
|
|
|
self.add_csr("sdram_checker")
|
|
|
|
|
2020-08-28 03:46:28 -04:00
|
|
|
# UARTBone ---------------------------------------------------------------------------------
|
2020-09-17 02:22:17 -04:00
|
|
|
if uart != "serial":
|
2020-09-14 12:43:33 -04:00
|
|
|
self.add_uartbone(name="serial", clk_freq=100e6, baudrate=115200, cd="uart")
|
2020-08-06 13:11:07 -04:00
|
|
|
|
2020-09-14 04:55:16 -04:00
|
|
|
# Etherbone --------------------------------------------------------------------------------
|
|
|
|
self.submodules.ethphy = LiteEthPHYRGMII(
|
|
|
|
clock_pads = self.platform.request("eth_clocks"),
|
|
|
|
pads = self.platform.request("eth"),
|
|
|
|
with_hw_init_reset = False)
|
|
|
|
self.add_csr("ethphy")
|
|
|
|
self.add_etherbone(phy=self.ethphy)
|
|
|
|
|
2020-10-08 10:21:02 -04:00
|
|
|
# Analyzer ---------------------------------------------------------------------------------
|
|
|
|
from litescope import LiteScopeAnalyzer
|
|
|
|
analyzer_signals = [self.ddrphy.dfi]
|
|
|
|
self.submodules.analyzer = LiteScopeAnalyzer(analyzer_signals,
|
|
|
|
depth = 512,
|
|
|
|
clock_domain = "sys",
|
|
|
|
csr_csv = "analyzer.csv")
|
|
|
|
self.add_csr("analyzer")
|
|
|
|
|
2020-08-06 13:11:07 -04:00
|
|
|
# Leds -------------------------------------------------------------------------------------
|
|
|
|
from litex.soc.cores.led import LedChaser
|
2020-08-27 13:05:05 -04:00
|
|
|
self.submodules.leds = LedChaser(
|
|
|
|
pads = platform.request_all("user_led"),
|
|
|
|
sys_clk_freq = sys_clk_freq)
|
|
|
|
self.add_csr("leds")
|
2020-08-06 13:11:07 -04:00
|
|
|
|
|
|
|
# Main ---------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteDRAM Bench on Genesys2")
|
2020-09-17 02:22:17 -04:00
|
|
|
parser.add_argument("--uart", default="crossover", help="Selected UART: crossover (default) or serial")
|
2020-09-14 04:55:16 -04:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
2020-10-29 10:12:17 -04:00
|
|
|
parser.add_argument("--with-bist", action="store_true", help="Add BIST Generator/Checker")
|
2020-09-14 04:55:16 -04:00
|
|
|
parser.add_argument("--load", action="store_true", help="Load bitstream")
|
|
|
|
parser.add_argument("--load-bios", action="store_true", help="Load BIOS")
|
|
|
|
parser.add_argument("--set-sys-clk", default=None, help="Set sys_clk")
|
|
|
|
parser.add_argument("--test", action="store_true", help="Run Full Bench")
|
2020-08-06 13:11:07 -04:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-10-29 10:12:17 -04:00
|
|
|
soc = BenchSoC(uart=args.uart, with_bist=args.with_bist)
|
2020-08-27 12:41:54 -04:00
|
|
|
builder = Builder(soc, csr_csv="csr.csv")
|
|
|
|
builder.build(run=args.build)
|
2020-08-06 13:11:07 -04:00
|
|
|
|
|
|
|
if args.load:
|
|
|
|
prog = soc.platform.create_programmer()
|
|
|
|
prog.load_bitstream(os.path.join(builder.gateware_dir, soc.build_name + ".bit"))
|
|
|
|
|
2020-09-17 02:22:17 -04:00
|
|
|
if args.load_bios:
|
2020-09-14 04:55:16 -04:00
|
|
|
from common import s7_load_bios
|
|
|
|
s7_load_bios("build/genesys2/software/bios/bios.bin")
|
|
|
|
|
|
|
|
if args.set_sys_clk is not None:
|
|
|
|
from common import s7_set_sys_clk
|
|
|
|
s7_set_sys_clk(clk_freq=float(args.config), vco_freq=soc.crg.main_pll.compute_config()["vco"])
|
|
|
|
|
2020-08-06 13:11:07 -04:00
|
|
|
if args.test:
|
2020-08-27 13:05:05 -04:00
|
|
|
from common import s7_bench_test
|
|
|
|
s7_bench_test(
|
|
|
|
freq_min = 60e6,
|
|
|
|
freq_max = 180e6,
|
2020-08-28 03:46:28 -04:00
|
|
|
freq_step = 1e6,
|
2020-08-27 13:05:05 -04:00
|
|
|
vco_freq = soc.crg.main_pll.compute_config()["vco"],
|
2020-08-28 11:57:59 -04:00
|
|
|
bios_filename = "build/genesys2/software/bios/bios.bin")
|
2020-08-06 13:11:07 -04:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|