2020-01-05 18:46:13 -05:00
|
|
|
#!/usr/bin/env python3
|
|
|
|
|
2020-08-23 09:00:17 -04:00
|
|
|
#
|
|
|
|
# This file is part of LiteX-Boards.
|
|
|
|
#
|
|
|
|
# Copyright (c) 2020 Michael Welling <mwelling@ieee.org>
|
|
|
|
# Copyright (c) 2020 Sean Cross <sean@xobs.io>
|
|
|
|
# Copyright (c) 2020 Drew Fustini <drew@pdp7.com>
|
|
|
|
# Copyright (c) 2020 Florent Kermarrec <florent@enjoy-digital.fr>
|
|
|
|
# SPDX-License-Identifier: BSD-2-Clause
|
2020-01-05 18:46:13 -05:00
|
|
|
|
2020-05-05 09:11:38 -04:00
|
|
|
import os
|
2020-01-05 18:46:13 -05:00
|
|
|
import argparse
|
|
|
|
import sys
|
|
|
|
|
|
|
|
from migen import *
|
|
|
|
from migen.genlib.resetsync import AsyncResetSynchronizer
|
|
|
|
|
2020-04-10 05:46:23 -04:00
|
|
|
from litex.build.io import DDROutput
|
|
|
|
|
2020-01-05 18:46:13 -05:00
|
|
|
from litex_boards.platforms import hadbadge
|
|
|
|
|
2020-02-28 03:46:54 -05:00
|
|
|
from litex.build.lattice.trellis import trellis_args, trellis_argdict
|
|
|
|
|
2020-01-05 18:46:13 -05:00
|
|
|
from litex.soc.cores.clock import *
|
2020-03-21 07:43:39 -04:00
|
|
|
from litex.soc.integration.soc_core import *
|
2020-01-05 18:46:13 -05:00
|
|
|
from litex.soc.integration.soc_sdram import *
|
|
|
|
from litex.soc.integration.builder import *
|
|
|
|
|
|
|
|
from litedram import modules as litedram_modules
|
|
|
|
from litedram.phy import GENSDRPHY
|
2020-01-07 04:29:58 -05:00
|
|
|
from litedram.modules import AS4C32M8
|
2020-01-05 18:46:13 -05:00
|
|
|
|
|
|
|
# CRG ----------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
class _CRG(Module):
|
|
|
|
def __init__(self, platform, sys_clk_freq):
|
2020-11-04 05:09:30 -05:00
|
|
|
self.rst = Signal()
|
2020-01-07 04:29:58 -05:00
|
|
|
self.clock_domains.cd_sys = ClockDomain()
|
2020-01-05 18:46:13 -05:00
|
|
|
self.clock_domains.cd_sys_ps = ClockDomain(reset_less=True)
|
|
|
|
|
|
|
|
# # #
|
|
|
|
|
2020-01-09 08:24:18 -05:00
|
|
|
# Clk / Rst
|
2020-01-07 04:29:58 -05:00
|
|
|
clk8 = platform.request("clk8")
|
2020-01-05 18:46:13 -05:00
|
|
|
|
2020-01-09 08:24:18 -05:00
|
|
|
# PLL
|
2020-01-05 18:46:13 -05:00
|
|
|
self.submodules.pll = pll = ECP5PLL()
|
2020-11-04 05:09:30 -05:00
|
|
|
self.comb += pll.reset.eq(self.rst)
|
2020-01-05 18:46:13 -05:00
|
|
|
pll.register_clkin(clk8, 8e6)
|
2020-03-24 14:59:42 -04:00
|
|
|
pll.create_clkout(self.cd_sys, sys_clk_freq)
|
|
|
|
pll.create_clkout(self.cd_sys_ps, sys_clk_freq, phase=90)
|
2020-01-05 18:46:13 -05:00
|
|
|
|
2020-01-09 08:24:18 -05:00
|
|
|
# SDRAM clock
|
2020-04-10 05:46:23 -04:00
|
|
|
self.specials += DDROutput(1, 0, platform.request("sdram_clock"), ClockSignal("sys_ps"))
|
2020-01-05 18:46:13 -05:00
|
|
|
|
|
|
|
# BaseSoC ------------------------------------------------------------------------------------------
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
class BaseSoC(SoCCore):
|
2020-01-07 04:29:58 -05:00
|
|
|
def __init__(self, toolchain="trellis", sys_clk_freq=int(48e6), sdram_module_cls="AS4C32M8", **kwargs):
|
|
|
|
platform = hadbadge.Platform(toolchain=toolchain)
|
|
|
|
|
2020-03-21 07:43:39 -04:00
|
|
|
# SoCCore ---------------------------------------------------------------------------------
|
2020-06-30 12:11:04 -04:00
|
|
|
SoCCore.__init__(self, platform, sys_clk_freq,
|
|
|
|
ident = "LiteX SoC on Hackaday Badge",
|
|
|
|
ident_version = True,
|
|
|
|
**kwargs)
|
2020-01-07 04:29:58 -05:00
|
|
|
|
|
|
|
# CRG --------------------------------------------------------------------------------------
|
|
|
|
self.submodules.crg = _CRG(platform, sys_clk_freq)
|
|
|
|
|
|
|
|
# SDR SDRAM --------------------------------------------------------------------------------
|
|
|
|
if not self.integrated_main_ram_size:
|
|
|
|
self.submodules.sdrphy = GENSDRPHY(platform.request("sdram"), cl=2)
|
2020-03-21 07:43:39 -04:00
|
|
|
self.add_sdram("sdram",
|
|
|
|
phy = self.sdrphy,
|
|
|
|
module = AS4C32M8(sys_clk_freq, "1:1"),
|
|
|
|
origin = self.mem_map["main_ram"],
|
|
|
|
size = kwargs.get("max_sdram_size", 0x40000000),
|
|
|
|
l2_cache_size = kwargs.get("l2_size", 8192),
|
|
|
|
l2_cache_min_data_width = kwargs.get("min_l2_data_width", 128),
|
|
|
|
l2_cache_reverse = True
|
|
|
|
)
|
2020-01-05 18:46:13 -05:00
|
|
|
|
|
|
|
# Build --------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
def main():
|
|
|
|
parser = argparse.ArgumentParser(description="LiteX SoC on Hackaday Badge")
|
2020-11-12 05:46:00 -05:00
|
|
|
parser.add_argument("--build", action="store_true", help="Build bitstream")
|
|
|
|
parser.add_argument("--toolchain", default="trellis", help="FPGA toolchain: trellis (default) or diamond")
|
|
|
|
parser.add_argument("--sys-clk-freq", default=48e6, help="System clock frequency (default: 48MHz)")
|
2020-01-05 18:46:13 -05:00
|
|
|
builder_args(parser)
|
|
|
|
soc_sdram_args(parser)
|
2020-02-28 03:46:54 -05:00
|
|
|
trellis_args(parser)
|
2020-01-05 18:46:13 -05:00
|
|
|
args = parser.parse_args()
|
|
|
|
|
2020-11-12 12:07:28 -05:00
|
|
|
soc = BaseSoC(
|
|
|
|
toolchain = args.toolchain,
|
|
|
|
sys_clk_freq = int(float(args.sys_clk_freq)),
|
|
|
|
**soc_sdram_argdict(args))
|
2020-01-05 18:46:13 -05:00
|
|
|
builder = Builder(soc, **builder_argdict(args))
|
2020-02-28 03:46:54 -05:00
|
|
|
builder_kargs = trellis_argdict(args) if args.toolchain == "trellis" else {}
|
2020-05-05 09:11:38 -04:00
|
|
|
builder.build(**builder_kargs, run=args.build)
|
2020-01-05 18:46:13 -05:00
|
|
|
|
|
|
|
if __name__ == "__main__":
|
|
|
|
main()
|